Claims
- 1. A device comprising an integrated circuit capacitor on a semiconductor substrate comprising
- a first insulating layer formed on said substrate,
- a first doped polysilicon, conducting, capacitor node structure, a second insulating layer, and an outer, second capacitor plate layer, said capacitor node structure having a projecting overhang extending over portions of said second insulating layer and portions of said second capacitor plate layer, said substrate and said insulating layer,
- said second insulating layer formed over all exposed surfaces of said capacitor node structure including the surfaces of said projecting overhang and the remainder of said substrate,
- said outer capacitor plate layer formed over said second insulating layer, said second insulating layer serving as a capacitor dielectric between said node and said outer capacitor plate layer,
- a third insulating layer comprising silicon nitride formed on said outer capacitor plate,
- a blanket smoothed BPSG dielectric layer formed over said device,
- a via hole formed in said smoothed BPSG dielectric layer down through said BPSG dielectric layer and said third insulating layer to said outer capacitor plate layer, and
- a blanket metal layer formed on said device extending down into contact with said outer capacitor plate layer.
- 2. The device of claim 1 wherein a FOX structure is formed upon and in said substrate.
- 3. The device of claim 1 wherein a layer of doped polysilicon is formed over said substrate providing polysilicon transistor gates.
- 4. The device of claim 3 wherein oxide domes are formed over said polysilicon transistor gates.
- 5. The device of claim 4 wherein said sacrificial layer with an opening etched therein.
- 6. The device of claim 5 wherein a polysilicon conductive node structure was deposited into said opening.
- 7. The device of claim 6 wherein said second insulating layer comprises a thin film of ONO.
- 8. The device of claim 7 wherein said outer capacitor plate layer comprises a doped polysilicon layer.
- 9. The device of claim 8 wherein said outer capacitor plate layer is coated with a thin film of silicon nitride.
- 10. A device comprising an integrated circuit capacitor on a semiconductor substrate with doped transistor regions therein comprising
- silicon dioxide over said substrate,
- polysilicon gates associated with said doped transistor regions,
- oxide domes formed over said gates,
- a first doped polysilicon, conducting, capacitor node structure, a second insulating layer, and an outer, second capacitor plate layer, said capacitor node structure having a projecting overhang extending over portions of said second insulating layer, over portions of said second capacitor plate layer, and over portions of said oxide domes,
- said ONO insulating layer formed over all surfaces of said capacitor node structure including the surfaces of said projecting overhang and the remainder of said substrate including portions of the surface of said oxide domes,
- said outer, doped polysilicon, capacitor plate layer formed over said ONO insulating layer covering said node and said domes, said ONO insulating layer serving as a capacitor dielectric between said node and said outer capacitor plate layer,
- a silicon nitride insulating layer formed on said outer capacitor plate layer,
- a blanket smoothed BPSG dielectric layer formed over said device,
- a via hole formed in said smoothed BPSG dielectric layer down through said BPSG dielectric layer and said silicon nitride layer to said outer capacitor plate layer, and
- a blanket metal layer formed on said device extending down into contact with said outer capacitor plate layer.
- 11. The device of claim 10 wherein said ONO insulating layer has an overall thickness of between about 40.ANG. and about 100 .ANG..
- 12. The device of claim 10 wherein said ONO insulating layer comprises silicon dioxide having a thickness of between about 0.ANG. and about 30.ANG., silicon nitride having a thickness of between about 40.ANG. and about 100.ANG., and silicon dioxide having a thickness of between about 0.ANG. and about 50.ANG..
- 13. The device of claim 11 wherein said an outer, doped polysilicon, capacitor plate layer has a thickness of between about 500.ANG. and about 1000.ANG..
- 14. The device of claim 13 wherein said silicon nitride insulating layer has a thickness of between about 40.ANG. and about 200.ANG..
- 15. The device of claim 14 wherein said smoothed dielectric layer comprises BPSG having a thickness of between about 3000.ANG. and about 6000.ANG. and heat treated into a smoothed configuration.
- 16. The device of claim 14 wherein said said smoothed dielectric layer comprises BPSG having a thickness of between about 3000.ANG. and about 6000.ANG. formed by CVD in a low pressure chamber at a temperature of about 700.degree. C., and heat treated to flow at a higher temperature than the deposition temperature of between about 850.degree. C. and about 900.degree. C. process to flow for a time between about 30 minutes and about 60 minutes.
- 17. The device of claim 6 wherein said ONO insulating layer comprises silicon dioxide having a thickness of between about 0.ANG. and about 30.ANG., silicon nitride having a thickness of between about 40.ANG. and about 100.ANG., and silicon dioxide having a thickness of between about 0.ANG. and about 50.ANG..
- 18. The device of claim 9 wherein said silicon nitride insulating layer has a thickness of between about 40.ANG. and about 200.ANG..
- 19. The device of claim 8 wherein said an outer, capacitor plate layer has a thickness of between about 500.ANG. and about 1000.ANG..
Parent Case Info
This application is a division of U.S. patent application Ser. No. 08/114,150 filed Sep. 1, 1993, now U.S. Pat. No. 5,364,813.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
114150 |
Sep 1993 |
|