T. Kawahara, et al., "Subthreshold Current Reduction for Decoded-Driver by Self-Reverse Biasing," IEEE J. of Solid-State Circuits, 28:1136-1144 (Nov. 1993). |
T. Sakata, et al., "Two-Dimensional Power-Line Selection Scheme for Low Subthreshold-Current Multi-Gigabit DRAM's," IEEE J. of Solid-State Circuits 29:887-894 (Aug. 1994). |
T. Sakata, et al., "Subthreshold-Current Reduction Circuits for Multi-Gigabit DRAM's, " IEEE J. of Solid-State Circuits 29:761-769 (Jul. 1994). |
J. Testa, et al., "Lowered Supply and Threshold Voltage Effects on CMOS Circuit Characteristics," SMLI 94-0179 pp. 1-25 (Jul. 15, 1994). |
N. H. E. Weste, K. Eshraghian, "5.4.3 Pseudo-nMOS Logic," Principles of CMOS VLSI Design a Systems Perspective, Addison-Wesley Publishing Co., 2d Ed., pp. 298-302 and 308-311 (1993). |
Y. Tsukikawa et al., "An Efficient Back-Bias Generator with Hybrid Pumping Circuit for 1.5-V DRAM's, IEEE Journal of Solid-State Circuits, " vol. 29, No. 4, pp. 534-538 (Apr. 1994). |
Hiroyuki Yamauchi et al. "A Sub-0.5 .mu.A/MB Data-Retention DRAM", 1995 IEEE International Solid-State Circuits Conference, Session 14, Feb. 17, 1995, pp. 244, 245 and 373. |
Masayuki Nakamura et al., "A 29ns 64Mb DRAM with Hierarchical Array Architecture", 1995 IEEE International Solid-State Circuits Conference, Session 14, Feb. 17, 1995, pp. 246, 247 and 373. |
Tadato Yamagata et al., "Circuit Design Techniques for Low-Voltage Operating and/or Giga-Scale DRAMs" 1995 IEEE International Solid-State Circuits Conference, Feb. 17, 1995, pp. 248, 249 and 374. |