This application claims priority of No. 101105734 filed in Taiwan R.O.C. on Feb. 22, 2012 under 35 USC 119, the entire content of which is hereby incorporated by reference.
1. Field of the Invention
The invention relates to a structure of a chip and a manufacturing method thereof, and more particularly to a structure capable of reducing a stress of a chip and a manufacturing method thereof.
2. Related Art
A conventional stacked type chip using the through-silicon via (TSV) package technology tends to have the extremely high fracture rate after the chip is completed. This is mainly caused by the nonuniform stress distribution. Also, the significantly warpage phenomenon tends to occur before the fracture, and finally the crack is formed in the chip.
In general, the difference between the mechanical properties of the materials causes significantly different responses to the temperature. For example, the coefficient of thermal expansion of the tube wall inside the TSV is equal to about 17 ppm/° C., the coefficient of thermal expansion of the silicon chip is equal to about 2.3 ppm/° C., and the coefficient of thermal expansion of the silicon dioxide is about 0.5 ppm/° C. Due to the difference between the properties of many kinds of materials after assembly, the chip encounters the problem of thermal expansion in the heating and cooling processes, so that the materials inside the chip induce the extremely large internal stress due to the temperature change. When the internal stress is too large, the chip encounters the problem of the mechanical reliability, thereby generating the phenomenon such as fracture.
An object of the invention is to provide a structure for reducing a stress of a chip.
Another object of the invention is to provide a structure for reducing a stress of a chip and a manufacturing method thereof.
Still another object of the invention is to provide a structure, which reduces a stress of a chip and can be manufactured using the existing manufacturing processes.
Yet still another object of the invention is to reduce a warpage phenomenon of a chip caused by the stress, and thus to save the cost.
An embodiment of the invention provides a structure for reducing a stress of a chip. The structure comprises a through-silicon via (TSV), a plurality of reinforcing bases and a plurality of base bodies. The reinforcing bases are disposed near and around the TSV. The base bodies are disposed near and around the TSV. The base body is disposed on one side of the reinforcing base. The reinforcing base or the base body does not connect with the TSV.
Another embodiment of the invention provides a manufacturing method for reducing a stress of a chip. The method comprises: disposing a through-silicon via (TSV) on a first substrate; disposing a plurality of reinforcing bases and a plurality of reinforcing connection wires concurrently in a process of winding the first substrate, so that the reinforcing bases and the reinforcing connection wires are disposed near and around the TSV; disposing a plurality of solder balls on the first substrate and disposing a plurality of base bodies concurrently, wherein the base bodies are disposed near and around the TSV and above the reinforcing bases; and stacking a second substrate above the first substrate.
Further scope of the applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the present invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the present invention will become apparent to those skilled in the art from this detailed description.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention.
The present invention will be apparent from the following detailed description, which proceeds with reference to the accompanying drawings, wherein the same references relate to the same elements.
It is to be noted that the structure 100 of the invention is disposed on a substrate 10, and the reinforcing bases 102 and the base bodies 103 are disposed near and around the TSV 101 of the structure 100. In addition, the structure 100 of this embodiment has four reinforcing bases 102 and four base bodies 103 disposed near and around each TSV 101. However, the invention should not be particularly restricted thereto, and the numbers of the reinforcing bases 102 and the base bodies 103 may also be increased or decreased according to the user's requirements.
The reinforcing bases 102 are disposed near and around the TSV 101. In one embodiment, a predetermined distance exists between the reinforcing base 102 and the TSV 101. In addition, the base body 103 is disposed on one side of the reinforcing base 102, and the base bodies 103 is disposed near and around the TSV 101. Also, in this embodiment, the structure 100 further comprises a plurality of reinforcing connection wires 104, and the reinforcing connection wire 104 connects the neighboring reinforcing bases 102 with each other, so the reinforcing connection wires 104 are also disposed near and around the TSV 101.
In addition, the reinforcing base 102 and the base body 103 of this invention may be implemented by various electroconductive materials with various geometric shapes. The reinforcing connection wire 104 may be implemented by a longitudinal metal. In one embodiment, the reinforcing base 102 is implemented by tin with the geometric shape, the base body 103 is implemented by copper or aluminum with the geometric shape, and the reinforcing connection wire 104 may be implemented by aluminum.
It is to be noted that the reinforcing base 102, the base body 103 and the reinforcing connection wire 104 in this invention do not connect with the TSV 101. In other words, the reinforcing base 102, the base body 103 and the reinforcing connection wire 104 neighboring the TSV 101 do not connect with the TSV 101.
Please note that, in one embodiment, the reinforcing bases 102 may also be disposed on the lower surface (not shown) of the substrate 11, or simultaneously disposed on the upper surface of the substrate 10 and the lower surface of the substrate 11. However, the invention should not be particularly restricted thereto. Consequently, the reinforcing connection wire 104 connects with the reinforcing base 102, so the reinforcing connection wire 104 is disposed on the upper surface of the substrate 10 or the lower surface of the substrate 11, and may also be simultaneously disposed on the upper surface of the substrate 10 and the lower surface of the substrate 11 corresponding to each other.
Because the reinforcing base 102 may be disposed on the upper surface of the substrate 10 or the lower surface of the substrate 11, the base body 103 may also be correspondingly disposed on one side of the reinforcing base 102. That is, when the reinforcing base 102 is disposed on the upper surface of the substrate 10, the base body 103 is disposed on the upper surface of the reinforcing base 102; and when the reinforcing base 102 is disposed on the lower surface of the substrate 11, the base body 103 is disposed on the lower surface of the reinforcing base 102.
wherein, the reinforcing connection wire 104 has a shape factor coefficient B=μ×L2×D2×W2(R+1)2, an adjustment factor μ, a length L, a width D and a height W. When the length L, the width D and the height W (not shown) of the reinforcing connection wire 104 are increased, it represents that the reinforcing connection wire 104 has the higher rigidity, so the stress of the substrate 10 is correspondingly reduced.
It is to be noted that if the radius of the reinforcing base 102 is r in this embodiment, then the radius R of the TSV 101 satisfies the following Equation (2):
0.2×R≦r (2).
In other words, the radius r of the reinforcing base 102 is larger than or equal to 0.2 times of the radius R of the TSV 101.
Also, the distance I from the center point of the base body 103 to the center point of the TSV 101 satisfies the following Equation (3):
0≦I≦3×(R+r) (3).
According to Equation (3), it is understood that, in one embodiment, three times of the sum of the radius R of the TSV 101 and the radius of the reinforcing base 102 is larger than the distance I from the center point of the base body 103 to the center point of the TSV 101.
In addition, the reinforcing base 102 has a first short side and a second short side when it is located on the upper surface of the substrate 10, and the length W1 of the first short side satisfies the following Equation (4):
0≦W1 (4).
Also, the length W2 of the second short side satisfies the following Equation (5):
W2≦5×R (5).
In Equation (5), five times of the radius R of the TSV 101 is larger than the length W2 of the second short side.
In one embodiment of the invention, the region within the circle defined by the center, which is the center point of the TSV 101, and the radius I may be regarded as the neighboring region of the TSV 101.
Herein, please note that a solder ball 13 is disposed on the substrate 10 in this embodiment but the solder ball 13 and the TSV 101 have the electrical connection relationship, and the distance d from the center point of the solder ball 13 to the center point of the TSV 101 is larger than the distance I from the center point of the base body 103 to the center point of the TSV 101. So, the solder ball 13 may be regarded as being disposed outside the neighboring region of the TSV 101.
Please refer to
Next, please refer to
Please refer to
Please refer to
Please refer to TABLE 1, which lists the implemented data according to an embodiment of the invention. According to TABLE 1, it is understood that the utilization of the reinforcing bases, the base bodies and the reinforcing connection wires of the invention can reduce the internal stress of the chip. In the structure of
According to the above-mentioned experimental data, it is understood that the structure of the invention can effectively reduce the internal stress of the chip during the temperature rising and falling processes due to the difference between the properties of the materials.
In step S801, a TSV 901 is disposed on a first substrate 90, as depicted in the decomposed schematic illustration of
In step S802, a plurality of reinforcing bases 902 and a plurality of reinforcing connection wires 904 are concurrently disposed when the layout of the first substrate is being performed, so that the reinforcing bases 902 surround the TSV 901, as depicted in the decomposed schematic illustration of
In step S803, a solder ball 13 and a plurality of base bodies 903 are simultaneously disposed on the first substrate 90, and the base bodies 903 are disposed near and around the TSV 901 and disposed above the reinforcing base 902, as depicted in the decomposed schematic illustration of
In step S804, a second substrate 91 is stacked above the first substrate 90, as depicted in the decomposed schematic illustration of
In summary, the conventional chip is assembled using a plurality of materials, but the difference between the properties of the materials after the assembling causes the chip to generate the extremely large internal stress during the temperature change in the temperature rising and falling processes. However, using the structures of the reinforcing bases, the base bodies and the reinforcing connection wires of the invention, and disposing the structures in the neighboring region of the TSV to surround the TSV can increase the transversal rigidity and the longitudinal rigidity of the chip, thereby preventing the chip from being damaged by the warpage phenomenon.
While the present invention has been described by way of examples and in terms of preferred embodiments, it is to be understood that the present invention is not limited thereto. To the contrary, it is intended to cover various modifications. Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications.
Number | Date | Country | Kind |
---|---|---|---|
101105734 | Feb 2012 | TW | national |