Claims
- 1. A semiconductor device, comprising:
- a substrate having a surface;
- an insulating film covering said substrate surface;
- a polycrystalline silicon layer which is formed upon a predetermined region of said insulating film, having a first end side and a second end side disposed mutually opposite and parallel to one another and both bounding a first and second end of said polycrystalline silicon layer, said polycrystalline silicon layer having at least one rectangular P-type region and at least one adjacent rectangular N-type region both of which extend completely from said first end side to said second end side, forming a PN junction therebetween extending rectilinearly from said first end side to said second end side; and
- a silicon oxide film covering at least a surface portion of said polycrystalline silicon layer in which said PN junction is formed, having a smooth and flat boundary with said surface portion of said polycrystalline silicon layer.
- 2. A semiconductor device according to claim 1, wherein said first and second ends of said polycrystalline silicon layer include terminal portions which have a lower impurity concentration than any other portions thereof.
- 3. A semiconductor device according to claim 1, further comprising electrodes for applying an electric field to said PN junction formed on said rectangular P-type region and said rectangular N-type region respectively, each of said electrodes being shaped and located such that a first distance between any part of said electrode and an adjacent part of said terminal portion where it meets a PN junction, is greater than a second distance separating said any part of said electrode from a closest part of said PN junction.
- 4. A semiconductor device according to claim 2, further comprising electrodes for applying an electric field to said PN junction formed on said rectangular P-type region and said rectangular N-type region respectively, each of said electrodes being shaped and located such that a first distance between any part of said electrode and an adjacent part of said terminal portion where it meets a PN junction, is greater than a second distance separating said any part of said electrode from a closest part of said PN junction.
- 5. A semiconductor device according to claim 1, in which the polycrystalline silicon layer comprises a plurality of N-type regions and a plurality of P-type regions, the P-type and N-type regions being disposed successively alternating to form a plurality of PN junctions connected in series.
- 6. a semiconductor device, comprising:
- a substrate having a surface;
- an insulating film covering said substrate surface;
- a polycrystalline silicon layer which is formed upon a predetermined region of said insulating film, having a first end side and a second end side disposed mutually opposite and parallel to one another and both bounding a first and second end of said polycrystalline silicon layer, said polycrystalline silicon layer having at least one rectangular P-type region and at least one adjacent rectangular N-type region both of which extend completely from said first end side to said second end side, forming a PN junction therebetween extending rectilinearly from said first end side to said second end side, wherein said first and second ends of said polycrystalline silicon layer include terminal portions which have a lower impurity concentration than any other portions thereof;
- a silicon oxide film covering at least a surface portion of said polycrystalline silicon layer in which said PN junction is formed, having a smooth and flat boundary with said surface portion of said polycrystalline silicon layer; and
- electrodes for applying an electric field to said PN junction formed on said rectangular P-type region and said rectangular N-type region respectively, each of said electrodes being shaped and located such that a first distance between any part of said electrode and an adjacent part of said terminal portion where it meets a PN junction, is greater than a second distance separating said any part of said electrode from a closest part of said PN junction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-239658 |
Oct 1986 |
JPX |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 07/440,445, filed on Nov. 22, 1989, which was abandoned upon the filling hereof which is a continuation of U.S. patent application Ser. No. 07/105,658 filed Oct. 8, 1987, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (13)
Number |
Date |
Country |
0075833 |
Sep 1982 |
EPX |
183562 |
Jun 1986 |
EPX |
190423 |
Jan 1988 |
EPX |
87308923.9 |
Jun 1988 |
EPX |
0253014 |
Apr 1990 |
EPX |
2212618 |
Sep 1973 |
DEX |
2142144 |
Aug 1976 |
DEX |
2706132 |
Sep 1983 |
DEX |
21952895 |
Oct 1988 |
DEX |
54-29984 |
Mar 1979 |
JPX |
57-141962 |
Sep 1982 |
JPX |
58-151051 |
Sep 1983 |
JPX |
1414341 |
Nov 1975 |
GBX |
Non-Patent Literature Citations (2)
Entry |
"ULSI Technology", S.M. Sze, McGraw-Hill, 1988, 1983, pp. 131-132. |
"I-V Characteristics of Polycrystalline Silicon with n+pn+ Structure", J. Appl. Phys 57(4) Feb. 15, 1985, pp. 1190-1193, Y. Saito et al. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
440445 |
Nov 1989 |
|
Parent |
105658 |
Oct 1987 |
|