Onishi, et al., "Defect-Free Shallow P/N Junction By Point Defect Engineering," IEEE/IRPS, Jan. 1992, pp. 102-106. |
IslamRaja, et al., "Development Of Design Rules For Reliable Tungsten Plugs Using Simulations," IEEE/IRPS, Jan. 1992, pp. 8-10. |
Hisamune, et al., "A 3.6 .mu.m.sup.2 Memory Cell Structure For 16MB EPROMS" IEEE (IEDM 89-583), Jul. 1989, pp. 25.2.1--25.2.4. |
Kodama, et al., "A Symmetrical Side Wall(SSW)-DSA Cell For A 64Mbit Flash Memory," IEEE (IEDM 91-303), Sep. 1991, pp. 11.3.1 to 11.3.4. |
Kazerounian, et al., "Alternate Metal Virtual Ground EPROM Array Implemented In A 0.8.mu.m Process For Very High Density Applications," IEEE (IEDM 91-311), Sep. 1991, pp. 11.5.1--11.5.4. |
Ohshima, et al., "Process and Device Technologies For 16Mbit EPROMs With Large-Tilt-Angle Implanted P-Pocket Cell," Paper 3.7, HEDM 90 (4 pages). |
Kuriyama, et al., "A 5V-Only 0.6.mu.m Flash EEPROM With Row Decoder Scheme in Triple-Well Structure," IEEE Intl. Solid State Circuits Conf., Jun. 1992, pp. 152-153 and p. 270. |
Umezawa, et al., "A 5-V-Only Operation 0.6-.mu.m Flash EEPROM with Row Decoder Scheme in Triple-Well Structure," IEEE Jrnl of Sol. State Cir., vol. 27, No. 11, Nov., 1992, pp. 1540-1546. |
Jinbo, et al., "A 5-V-Only 16Mb Flash Memory With Sector Erase Mode," IEEE Jrnl of Solid State Cir., vol. 27, No. 11, Nov., 1992, pp. 1547-1553. |
Koyama, "A Novel Cell Structure For Giga-bit EPROMs and Flash Memories Using Polysilicon Thin Film Tansistors," 1992 Symposium on VLSI Tech. Dig. of Tech. Papers, IEEE 1992, Apr. 1992, pp. 44-45. |
Shimizu, et al., "High Drivablility And High Reliablility MOSFETs With Non-Doped Poly-Si Spacer LDD Structure (SLDD)," 1992 Symposium on VLSI Tech. Dig. of Tech. Papers, IEEE 1992, Apr. 1992, pp. 90-91. |
Sakai, et al., "A New Salicide Process(PASET) For Sub-half Micron CMOS," 1992 Symposium on VLSI Tech. Dig. of Tech. Papers, IEEE 1992, Apr. 1992, pp. 66-67. |
Fujio Masuoka, "Technology Trend of Flash-EEPROM--Can Flash-EEPROM Overcome DRAM?--," 1992 Symposium on VLSI Tech. Dig. of Tech. Papers, IEEE 1992,Apr. 1992, pp. 6-9. |
Yoshikawa, et al., "A 3.3V Operation Nonvolatile Memory Cell Technology," 1992 Symposium on VLSI Tech. Dig. of Tech. Papers, IEEE 1992, Apr. 1992, pp. 40-43. |
Jinbo et al., "A 5V-Only 16Mb Flash Memory With Sector-Erase Mode," IEEE Intn'l Solid State Circuits Conf., Paper TB9.4, Jun. 1992, 154-155 and p. 270. |