Claims
- 1. A lead frame for use with a semiconductor device, said lead frame comprising:
a plurality of inwardly extending leads, each lead of said plurality of inwardly extending leads having an end, said plurality of inwardly extending leads surrounding a position for said semiconductor device; at least one bussing lead substantially longitudinally extending between said ends of said plurality of inwardly extending leads and across at least a portion of said position for said semiconductor device, said at least one bussing lead having a first end and second end; and at least one tape segment attached between a portion of said at least one bussing lead and a portion of said lead frame, said at least one tape segment being located at one of attached adjacent the first end of said at least one bussing lead, attached adjacent the second end of said at least one bussing lead, positioned adjacent said semiconductor device position, and positioned on an upper surface of said at least one bussing lead.
- 2. The lead frame of claim 1, wherein said at least one tape segment is comprised of at least one of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, and a dielectric material having a thermosetting adhesive thereon.
- 3. A hybrid lead frame for use with a semiconductor device, said lead frame comprising:
a first plurality of inwardly extending leads, each lead of said first plurality of inwardly extending leads having an upper surface and a first end, said first plurality of inwardly extending leads surrounding a position for said semiconductor device; a plurality of bussing leads substantially longitudinally extending between said first ends of said first plurality of inwardly extending leads and across at least a portion of said position for said semiconductor device, said at least one bussing lead having a first end, a second end, and an upper surface; and at least one tape segment attached between said at least one bussing lead and a portion of said hybrid lead frame.
- 4. The hybrid lead frame of claim 3, wherein said at least one tape segment is located at one of attached adjacent said second end of at said at least one bussing lead, attached adjacent said first end of said at least one bussing lead, and positioned adjacent said semiconductor device position, secures at least one bussing lead extending adjacent a first portion of said hybrid lead frame and at least one tape segment secures said at least one bussing lead adjacent a second portion of said hybrid lead frame, positioned on said upper surface of said at least one bussing lead.
- 5. The hybrid lead frame of claim 3, wherein said at least one tape segment is comprised of the group comprising:
a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
- 6. A semiconductor memory device assembly, comprising:
a lead frame having a plurality of lead fingers, each lead of said plurality of lead fingers having an end, said lead frame having at least one bussing lead, said at least one bussing lead longitudinally extending between an opening formed by said ends of said plurality of lead fingers; a semiconductor device positioned within said opening formed by said ends of said plurality of lead fingers; at least one tape segment attached to said at least one bussing lead and a portion of said lead frame; and at least one second tape segment attached to said at least one bussing lead, said at least one second tape segment positioned between said semiconductor device and said at least one bussing lead.
- 7. The semiconductor memory device assembly of claim 6, wherein said second tape segment is positioned adjacent said position for said semiconductor device.
- 8. The semiconductor memory device assembly of claim 6, wherein said first tape segment secures said each bussing lead of said plurality of bussing leads extending adjacent a first portion of said hybrid lead frame and at least one second tape segment secures said each bussing lead of said plurality of bussing leads extending adjacent another portion of said hybrid lead frame.
- 9. The semiconductor memory device assembly of claim 6, wherein at least one tape segment of said first tape segment and said second tape segment is positioned on said upper surface of said each of said plurality of bussing leads.
- 10. The semiconductor memory device assembly of claim 6, wherein at least one tape segment of said first tape segment and said second tape segment is positioned on said second plane of said plurality of bussing leads.
- 11. The semiconductor memory device assembly of claim 6, wherein at least one tape segment of said first tape segment and said second tape segment is positioned from said second plane of said plurality of bussing leads to another plane.
- 12. The semiconductor memory device assembly of claim 6, wherein at least one tape segment of said first tape segment and said second tape segment is comprised of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
- 13. A computer assembly comprising:
at least one semiconductor device assembly, said semiconductor device assembly comprising:
a lead frame having a plurality of lead fingers, each lead finger of said plurality of lead fingers having an end, said lead frame having at least one bussing lead, said at least one bussing lead longitudinally extending between a space formed by said ends of said plurality of lead fingers; a semiconductor device positioned within said space formed by said ends of said plurality of lead fingers; and a plurality of tape segments transversely attached to a portion of said at least one bussing lead and a portion of said lead frame.
- 14. A computer comprising:
at least one semiconductor device, said at least one semiconductor device comprising:
a lead frame having a plurality of lead fingers, each lead finger of said plurality of lead fingers having an end and having a plurality of bussing leads, said plurality of bussing leads extending between a space formed by said ends of said plurality of lead fingers; a semiconductor device positioned within said space formed by said ends of said plurality of lead fingers; and a plurality of tape segments attached to at least two of said plurality of bussing leads, said at least one tape segment positioned adjacent said space formed by said ends of said plurality of lead fingers.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/847,689, filed May 2, 2001, pending, which is a divisional of application Ser. No. 09/271,751, filed Mar. 18, 1999, now U.S. Pat. No. 6,251,708, issued Jun. 26, 2001, which is a continuation of application Ser. No. 08/914,839, filed Aug. 19, 1997, now U.S. Pat. No. 6,008,531, issued Dec. 28, 1999, which is a continuation of application Ser. No. 08/681,885, filed Jul. 29, 1996, now U.S. Pat. No. 5,717,246, issued Feb. 10, 1998.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09271751 |
Mar 1999 |
US |
Child |
09847689 |
May 2001 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09847689 |
May 2001 |
US |
Child |
10407648 |
Apr 2003 |
US |
Parent |
08914839 |
Aug 1997 |
US |
Child |
09271751 |
Mar 1999 |
US |
Parent |
08681885 |
Jul 1996 |
US |
Child |
08914839 |
Aug 1997 |
US |