Claims
- 1. A lead frame for use with a semiconductor device, the lead frame comprising:a plurality of inwardly extending leads, each lead of the plurality of inwardly extending leads having an end, the plurality of inwardly extending leads surrounding a position for the semiconductor device; at least one bussing lead substantially longitudinally extending between the ends of the plurality of inwardly extending leads and across at least a portion of the position for the semiconductor device, the at least one bussing lead having a first end and second end; and at least one tape segment attached between a portion of the at least one bussing lead and a portion of the lead frame, the at least one tape segment being located at one of attached adjacent the first end of the at least one bussing lead, attached adjacent the second end of the at least one bussing lead, positioned adjacent the semiconductor device position, and positioned on an upper surface of the at least one bussing lead.
- 2. The lead frame of claim 1, wherein the at least one tape segment is comprised of at least one of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, and a dielectric material having a thermosetting adhesive thereon.
- 3. A hybrid lead frame for use with a semiconductor device, said the hybrid lead frame comprising:a first plurality of inwardly extending leads, each lead of the first plurality of inwardly extending leads having an upper surface and a first end, the first plurality of inwardly extending leads surrounding a position for the semiconductor device; a plurality of bussing leads substantially longitudinally extending between the first ends of the first plurality of inwardly extending leads and across at least a portion of the position for semiconductor device, each bussing lead of the plurality of bussing leads having a first end, a second end, and an upper surface; and at least one tape segment attached between the plurality of bussing leads and a portion of the hybrid lead frame.
- 4. The hybrid lead frame of claim 3, wherein the at least one tape segment is located at one of attached adjacent the second end of each bussing lead of the plurality of bussing leads, attached adjacent the first end of each bussing lead of the plurality of bussing leads, and positioned adjacent the position for the semiconductor device, secures at least one bussing lead of the plurality of bussing leads extending adjacent a first portion of the hybrid lead frame and the at least one tape segment secures at least one bussing lead of the plurality of bussing leads adjacent a second portion of the hybrid lead frame, positioned on the upper surface of the plurality of bussing leads.
- 5. The hybrid lead frame of claim 3, wherein the at least one tape segment is comprised of the group comprising:a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
- 6. A semiconductor memory device assembly, comprising:a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end, the lead frame having at least one bussing lead, the at least one bussing lead longitudinally extending between an opening formed by the ends of the plurality of lead fingers; a semiconductor device positioned within the opening formed by the ends of the plurality of lead fingers; at least one tape segment attached to the at least one bussing lead and a portion of the lead frame; and at least one second tape segment attached to the at least one bussing lead, the at least one second tape segment positioned between the semiconductor device and the at least one bussing lead.
- 7. The semiconductor memory device assembly of claim 6, wherein the at least one second tape segment is positioned adjacent the positioned semiconductor device.
- 8. The semiconductor memory device assembly of claim 6, wherein the at least one tape segment secures the at least one bussing lead and the at least one second tape segment secures the at least one bussing lead.
- 9. The semiconductor memory device assembly of claim 6, wherein at least one segment of said at least one tape segment and said at least one second tape segment is positioned on an upper surface of each bussing lead of the at least one bussing lead.
- 10. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is positioned on a second plane of each bussing lead of the at least one bussing lead.
- 11. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is positioned from the second plane of each bussing lead of the at least one bussing lead to another plane.
- 12. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is comprised of one of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
- 13. A computer assembly comprising:at least one semiconductor device assembly, the at least one semiconductor device assembly comprising: a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end, the lead frame having at least one bussing lead, the at least one bussing lead longitudinally extending between a space formed by the ends of the plurality of lead fingers; a semiconductor device positioned within the space formed by the ends of the plurality of lead fingers; and a plurality of tape segments transversely attached to a portion of the at least one bussing lead and a portion of the lead frame.
- 14. A computer comprising:at least one semiconductor device, the at least one semiconductor device comprising: a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end and having a plurality of bussing leads, the plurality of bussing leads extending between a space formed by said the ends of the plurality of lead fingers; a semiconductor device positioned within the space formed by the ends of the plurality of lead fingers; and a plurality of tape segments attached to at least two of the plurality of bussing leads, the plurality of tape segments positioned adjacent the space formed by the ends of the plurality of lead fingers.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/847,689, filed May 2, 2001, U.S. Pat. No. 6,545,343, issued Apr. 8, 2003, which is a divisional of application Seri. No. 09/271,751, filed Mar. 18, 1999, now U.S. Pat. No. 6,251,708, issued Jun. 26, 2001, which is a continuation of application Ser. No. 08/914,839, filed Aug. 19, 1997, now U.S. Pat. No. 6,008,531, issued Dec. 28, 1999, which is a continuation of application Ser. No. 08/681,885, filed Jul. 29, 1996, now U.S. Pat. No. 5,717,246, issued Feb. 10, 1998.
US Referenced Citations (49)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 576 021 |
Dec 1993 |
EP |
60 105 658 |
Feb 1974 |
JP |
2 156 547 |
Dec 1988 |
JP |
335 589 |
Jun 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
Caroline A. Kovac et al.; “Plastic Package Fabrication”; pps. 470-482. |
Louis T. Manzione; “Plastic Packaging of Microelectronic Devices”; 1990; pps. 156-161, 168-173, 186-189, 194-199, 212-215, 224-229, 302-303 and 346-347. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09/847689 |
May 2001 |
US |
Child |
10/407648 |
|
US |
Parent |
08/914839 |
Aug 1997 |
US |
Child |
09/271751 |
|
US |
Parent |
08/681885 |
Jul 1996 |
US |
Child |
08/914839 |
|
US |