Structure and method for securing bussing leads

Information

  • Patent Grant
  • 6737734
  • Patent Number
    6,737,734
  • Date Filed
    Friday, April 4, 2003
    21 years ago
  • Date Issued
    Tuesday, May 18, 2004
    20 years ago
Abstract
A hybrid lead frame having leads for conventional lead-to-I/O wire bonding, and leads for power and ground bussing that extend over a surface of the semiconductor die are provided where the leads for bussing are held in place by lead-lock tape to prevent bending and/or other movement of the bussing leads during manufacturing. More specifically, the lead-lock tape is transversely attached across a plurality of bussing leads proximate to and outside of the position where the die is to be attached.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




This invention relates generally to lead frames used for electrical connection to a semiconductor die. More specifically, this invention relates to a hybrid lead frame having both leads for conventional lead-to-die wire bonding and leads for power and ground bussing that extend over a surface of the semiconductor die. In particular, the bussing leads are held in place by lead-lock tape to prevent bending and/or other movement of the bussing leads during manufacturing.




2. State of the Art




Dynamic Random Access Memory (DRAM) devices are the most widely used type of memory device. The amount of single-bit addressable memory locations within each DRAM is increasing along with the need for greater memory part densities. This demand for greater memory densities has created a global market and has resulted in memory part standards in which many memory parts are regarded as fungible items. Thus, many memory parts operate according to well known and universally adopted specifications such that one manufacturer's memory part is plug-compatible with another manufacturer's memory part.




In prior art packages, the power and ground pins are typically located along the longitudinal edges of the chip. Moreover, in prior art multiple metal layer DRAM designs, the power is brought to the interior of the die by on-chip metal interconnects connecting the peripheral power bonding pads to the on-chip power buses for distribution. This requires that the V


CC


(power) and the V


SS


(ground) buses have their metal interconnect paths go over or under one another on the die.




Accordingly, the parent application to this invention provides a solution to the need in the art to produce memory parts which can fit within the packaging requirements of previous generations of memory parts. This need for “plug-compatible upgrades” requires that memory density upgrades are easy to effect in existing computer systems and other systems which use memory, such as video systems. This requires that greater density memory parts be placed within the same size packages as previous generations of memory parts with the same signal and power pinout assignments.




As part of this need for plug compatible upgrades is the need to be able to use existing chip production equipment to manufacture such plug compatible upgrades. That is, because of this need to manufacture similarly configured devices, in addition to the large capital expenditure of purchasing new equipment for successive products and the long lead time for setting up and manufacturing products from such equipment, there is a further need in the art to either modify existing equipment or, better yet, to modify the substructure of the product to be adaptable to manufacture on existing equipment. There is still a further need in the art to more efficiently manufacture CMOS dynamic random access semiconductor memory parts which utilize space-saving techniques to fit the most memory cells within a fixed die size using a single deposition layer of highly conductive interconnect. This need also includes manufacturing such memory parts in a shorter production time using fewer process steps to produce more competitively priced memory parts.




The resulting solution, as presented in the parent application to this invention, provides a chip/lead frame configuration having a conventional lead finger arrangement with LOC bussing leads so that both the lead fingers and bussing leads can be wire bonded to bond pads on a semiconductor chip without having the wire bonds cross over any other lead. This chip/lead frame configuration can be produced on existing chip manufacturing equipment, resulting in a semiconductor device that is plug compatible in conventional computer equipment. Because of the unique lead frame configuration, however, developed to address the above-identified needs, at least one difficulty has been foreseen during manufacturing. That is, it is difficult to maintain the bussing leads of the present invention from bending, flexing, and/or otherwise moving during the manufacturing process.




The use of LOC-type bussing leads is known in the art to provide the chip with power and ground leads near the bonding pads of the chip. Typically, however, these LOC bussing leads are used in conjunction with a LOC lead frame. Examples of such LOC configurations with LOC bussing leads are shown in U.S. Pat. No. 4,862,245 to Pashby and U.S. Pat. No. 5,286,679 to Farnworth et al. assigned to the assignee of the present invention. As illustrated in U.S. Pat. No. 5,331,200 to Teo et al., it has also been recognized in the art to provide LOC bussing leads that include lead fingers for LOC bonding of the bussing leads to the chip without the use of wire bonds. Similarly, in U.S. Pat. No. 5,252,853 to Michii, the bus bars are bonded directly to the power and ground bond pads of the semiconductor chip.




Because of the relatively small size and the delicate nature of the individual lead fingers of high pin count lead frames, the need to stabilize the leads during the manufacturing process has been recognized in the art. For example, in U.S. Pat. No. 5,352,633, a plastic material is applied to the leads for retaining them in a common plane. In addition, as described in U.S. Pat. No. 5,140,404 to Fogal et al. and assigned to the assignee of the present invention, a nonconductive plastic or polyamide carrier material supporting a layer of thermoplastic is attached to the leads of a lead frame and provides support for a semiconductor die.




Applying a material, such as a tape, to the leads of a lead frame, as described in the art, to hold the leads in relative position to one another is not sufficient to keep the bus bars of the lead frame of the present invention from flexing, bending and/or moving relative to one another during the manufacturing process. Thus, it would be advantageous to provide a structure and method for securing the bus bars in position during the manufacturing process.




BRIEF SUMMARY OF THE INVENTION




In a preferred embodiment of the parent application, a memory device having at least 16 megabytes (2


24


bits) is uniquely formed in which highly conductive interconnects (such as metal) are deposited in a single deposition step. The invention is described in reference to an exemplary embodiment of a 16 megabyte Dynamic Random Access Memory in which only a single deposition layer of highly conductive interconnects are deposited in a single deposition step. The resulting semiconductor die or chip can be manufactured with existing production equipment and fits within an existing industry-standard 300 mil Small Outline J-wing (SOJ), Thin, Small Outline Package (TSOP) or other industry standard packages with little or no speed loss over previous double metal deposition layered 16 megabyte DRAM physical architectures. This is accomplished using a die orientation that allows for a fast, single metal speed path, together with the novel use of a lead frame to remove a substantial portion of the power bussing from the single deposition layer metal, allowing for a smaller speed-optimized DRAM. The use of a single deposition layer metal design results in lower production costs and shorter production time for a wide variety of memory parts, including, but not limited to, DRAM, SRAM, VRAM, SAM, and the like.




According to the present invention, a structure and method for securing the bus bars of the hybrid lead frame disclosed in the parent application are provided. More specifically, this invention provides at least one tape segment or other similar structure comprised of a nonconductive plastic, or other similar material as known in the art, across the bussing leads of the hybrid lead frame. The tape segment is preferably positioned between at least two bus bars proximate the edge of the location where the semiconductor die is to be positioned.




The tape segments of the present invention help maintain the bussing leads in relative position during the manufacturing process and keep the bussing leads from flexing, bending and/or otherwise moving relative to each other and the plane defined by the top surface of the bussing leads.




The present invention solves the above-mentioned needs in the art and other needs which will be understood by those skilled in the art upon reading and understanding the present specification.











BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS





FIG. 1

is a schematic drawing of a first embodiment of a lead frame and a first embodiment of attached tape segments in accordance with the present invention;





FIG. 2

is a schematic drawing of a second embodiment of a lead frame and a second embodiment of attached tape segments in accordance with the present invention;





FIGS. 3



a


-


3




d


are schematic side view drawings showing four preferred embodiments of the positioning of a tape segment relative to a bus bar according to the present invention;





FIG. 4

is a schematic drawing of the lead frame shown in

FIG. 2 and a

third embodiment of attached tape segments in accordance with the present invention;





FIG. 5

is a schematic drawing of the lead frame shown in

FIG. 2 and a

fourth embodiment of attached tape segments in accordance with the present invention;





FIG. 6

is a schematic drawing of a third embodiment of a lead frame and a fifth embodiment of attached tape segments in accordance with the present invention;





FIG. 7

is a schematic drawing of the lead frame shown in

FIG. 6 and a

sixth embodiment of attached tape segments in accordance with the present invention; and





FIG. 8

is a schematic drawing of the lead frame shown in

FIG. 6 and a

seventh embodiment of attached tape segments in accordance with the present invention.











DETAILED DESCRIPTION OF THE INVENTION




As illustrated in

FIG. 1

, the memory device


10


, according to the present invention, is comprised of a lead frame


12


and a semiconductor die or chip


14


(represented by dashed line). A semiconductor memory device


10


manufactured according to the present invention is plug compatible with existing memory parts known in the art. Dashed line


11


represents that portion of the memory device


10


that is encapsulated to form a packaged semiconductor memory device. The lead frame


12


includes a plurality of lead fingers


16


(denoted with cross-hatching) that extends proximate the semiconductor die


14


and a plurality of bussing leads or bus bars


18




a


,


18




b


,


19




a


, and


19




b


(denoted with hatching) that substantially longitudinally extends over the active surface


20


of the semiconductor die


14


. The bus bars include both V


CC


(power) and V


SS


(ground) connections


22




a


,


22




b


,


24




a


and


24




b


, respectively, for providing both power and ground to the internal circuitry of the semiconductor die


14


.




The semiconductor die


14


includes a plurality of contact or bond pads


26


proximate the periphery


28


of the active surface


20


of the semiconductor die


14


. The restriction of using a single deposition layer metal of interconnect and the restriction in the die size require that at least some of the power distribution be performed off-chip. This is accomplished by placing some power bonding pads


30


in the interior regions of the semiconductor die


14


and using the lead frame


12


according to the present invention that extends over the active surface


20


of the die.




In the present invention, the lead frame


12


allows the V


CC


and V


SS


to be distributed from within the interior regions of the die without the need for on-chip power buses to go over or under one another. The lead frame bus bar connections


22




a


,


22




b


,


24




a


, and


24




b


are insulated from touching the top of the die by a polyamide die coat and two insulating tape strips


32


and


34


(represented by dashed lines). The primary function of the insulating tape strips


32


and


34


is to provide a mechanical backing for the metal traces of the lead frame. The insulating tape strips


32


and


34


also help support the semiconductor die


14


relative to the lead frame


12


. Since power bus bar connections


22




a


,


22




b


for V


CC


and the ground bus bar connections


24




a


and


24




b


for V


SS


are located over the active surface


20


of the semiconductor die


14


, the bus bar connections


22




a


,


22




b


,


24




a


, and


24




b


are wire bonded to the interior power bonding pads


30


and corner bonding pads


31




a


,


31




b


,


33




a


and


33




b


to complete the power and ground distribution. It should be noted that there are more bonding pads indicated on the semiconductor die


14


than lead fingers


16


of the lead frame


12


since multiple wire bonds may be made from bonding pads to the lead frame for I/O signals.




Despite the bus bars


18




a


,


18




b


, and


19




a


being held in relative position by insulating tape strip


32


and bus bars


19




a


,


19




b


, and


18




b


being held in relative position by insulating tape strip


34


, some flexing, bending and other movement of the bus bars relative to one another and the semiconductor die


14


may occur during manufacturing. Because the position of components during the manufacturing process is so important, any such movement is not only undesirable, but can result in the manufacture of a faulty component. To further support the bus bars


18




a


,


18




b


,


19




a


, and


19




b


relative to one another, transversely extending tape segments


40


and


42


(represented by dashed lines) are provided proximate the ends


44


and


46


of the semiconductor die


14


, respectively. These tape segments


40


and


42


are positioned just inside the outside of the package


11


and secure at least two bus bars relative to each other. As illustrated, the bus bars


18




a


,


18




b


,


19




a


, and


19




b


each are variously configured to provide a larger surface area of each bus bar


18




a


,


18




b


,


19




a


, and


19




b


for attachment to the tape segments


40


and


42


. However, if only one bus bar is provided extending over the semiconductor die


14


, the tape segments


40


and


42


may secure the one bus bar relative to the lead frame


12


.




Referring to

FIG. 2

, a second preferred embodiment of a lead frame


50


in accordance with the present invention is shown. The lead frame


50


is part of a plurality of substantially identical lead frames


50


, each formed from a single piece of sheet metal, forming a lead frame strip as is known in the art. The lead frame


50


is substantially similar to the lead frame


12


shown in FIG.


1


and is configured to receive a semiconductor die


52


, two substantially longitudinally extending tape segments


54


and


56


, and two substantially transversely extending tape segments


58


and


60


. As in

FIG. 1

, the tape segments


58


and


60


support the bus bars


62


,


64


,


66


, and


68


by securing the bus bars


62


,


64


,


66


, and


68


relative to one another. In this embodiment, the tape segments


58


and


60


longitudinally extend from proximate the semiconductor die


52


to a first bend


70


,


72


,


74


, and


76


of each bus bar


62


,


64


,


66


, and


68


, respectively. As previously stated, if only one bus bar is provided extending over the semiconductor die


52


, the tape segments


58


and


60


may secure the bus bar in position relative to the lead frame


50


.




As illustrated in

FIGS. 3



a


-


3




d


, top surface


78


of the bus bars, represented by bus bar


80


, defines at least two portions


82


and


84


. The second portion


84


is in substantial alignment with a plane defined by the top surface of the rest of the lead frame. A tape segment


88


may be placed beneath the bus bar


80


along a segment of the first portion


82


as shown in

FIG. 3



a


, above the bus bar


80


as shown in

FIG. 3



b


, beneath the bus bar


80


extending along both the first and second portions


82


and


84


as shown in

FIG. 3



c


, above the bus bar


80


along the second portion


84


and the angled portion


86


as shown in

FIG. 3



d


, or any combination thereof including multiple tape segments


88


both above and beneath the bus bar


80


.





FIGS. 4 and 5

illustrate the lead frame


50


shown in

FIG. 2

with variously configured tape segments. For example, in

FIG. 4

, the bus bars


66


and


68


are held in relative position to one another by a tape segment


90


smaller than the tape segment


60


illustrated in FIG.


2


. Likewise, bus bars


62


and


64


are held in relative position by tape segment


92


. An additional tape segment


94


may also be used to secure bus bar


62


to bus bar


66


. In

FIG. 5

, the bus bars


66


and


68


are secured by two tape segments


96


and


98


, one tape segment


96


positioned proximate the semiconductor die


52


and the other tape segment


98


positioned across the second bends


75


and


77


. Similarly, the tape segments


100


and


102


secure bus bars


62


and


64


with tape segment


100


positioned proximate the semiconductor die


52


and tape segment


102


positioned across the second bends


71


and


73


.





FIGS. 6

,


7


, and


8


illustrate another preferred embodiment of a lead frame


110


according to the present invention. As shown in

FIG. 6

, the substantially transversely extending tape segment


112


may extend across the bus bars


114


,


116


, and


122


and the tape segment


120


across bus bars


122


,


124


, and


116


, each proximate the semiconductor die


118


.

FIG. 7

illustrates that the size of the tape segments


130


and


132


may be enlarged to not only transversely extend across the bus bars


134


,


136


,


138


, and


140


, but may also longitudinally extend a substantial distance along the lead frame


110


to reach the inside edges


142


and


144


of the lead frame


110


and provide additional support to the bus bars


134


,


136


,


138


, and


140


. Finally,

FIG. 8

illustrates that, unlike the substantially rectangular tape segments of the previous embodiments, the tape segments


150


and


152


may have various configurations such as the triangular tape segments


150


and


152


as shown. Those skilled in the art will recognize that other shapes and sizes of tape segments may be used to stabilize one or more of the bus bars of the lead frame whether rectangular, circular, oval, or other symmetric or asymmetric shapes. Those skilled in the art will also appreciate that the number and/or configuration of tape segments, whether placed above or below the lead frame, may vary according to design parameters without departing from the spirit of the present invention. Further, the term “tape,” as used herein, is intended as exemplary and not limiting, the invention having applicability to any supportive structure securing at least two of the bussing leads together. Moreover, although this invention has been described with respect to plastic tapes and the like, those skilled in the art will appreciate this invention's applicability to tape manufactured from other suitable materials. Additionally, those skilled in the art will appreciate that there may be other lead frames where this invention may have applicability, such as some LOC, conventional and hybrid lead frames. It will also be appreciated by one of ordinary skill in the art that one or more features of any of the illustrated embodiments may be combined with one or more features from another to form yet another combination within the scope of the invention as described and claimed herein. Thus, while certain representative embodiments and details have been shown for purposes of illustrating the invention, it will be apparent to those skilled in the art that various changes in the invention disclosed herein may be made without departing from the scope of the invention, which is defined in the appended claims.



Claims
  • 1. A lead frame for use with a semiconductor device, the lead frame comprising:a plurality of inwardly extending leads, each lead of the plurality of inwardly extending leads having an end, the plurality of inwardly extending leads surrounding a position for the semiconductor device; at least one bussing lead substantially longitudinally extending between the ends of the plurality of inwardly extending leads and across at least a portion of the position for the semiconductor device, the at least one bussing lead having a first end and second end; and at least one tape segment attached between a portion of the at least one bussing lead and a portion of the lead frame, the at least one tape segment being located at one of attached adjacent the first end of the at least one bussing lead, attached adjacent the second end of the at least one bussing lead, positioned adjacent the semiconductor device position, and positioned on an upper surface of the at least one bussing lead.
  • 2. The lead frame of claim 1, wherein the at least one tape segment is comprised of at least one of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, and a dielectric material having a thermosetting adhesive thereon.
  • 3. A hybrid lead frame for use with a semiconductor device, said the hybrid lead frame comprising:a first plurality of inwardly extending leads, each lead of the first plurality of inwardly extending leads having an upper surface and a first end, the first plurality of inwardly extending leads surrounding a position for the semiconductor device; a plurality of bussing leads substantially longitudinally extending between the first ends of the first plurality of inwardly extending leads and across at least a portion of the position for semiconductor device, each bussing lead of the plurality of bussing leads having a first end, a second end, and an upper surface; and at least one tape segment attached between the plurality of bussing leads and a portion of the hybrid lead frame.
  • 4. The hybrid lead frame of claim 3, wherein the at least one tape segment is located at one of attached adjacent the second end of each bussing lead of the plurality of bussing leads, attached adjacent the first end of each bussing lead of the plurality of bussing leads, and positioned adjacent the position for the semiconductor device, secures at least one bussing lead of the plurality of bussing leads extending adjacent a first portion of the hybrid lead frame and the at least one tape segment secures at least one bussing lead of the plurality of bussing leads adjacent a second portion of the hybrid lead frame, positioned on the upper surface of the plurality of bussing leads.
  • 5. The hybrid lead frame of claim 3, wherein the at least one tape segment is comprised of the group comprising:a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
  • 6. A semiconductor memory device assembly, comprising:a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end, the lead frame having at least one bussing lead, the at least one bussing lead longitudinally extending between an opening formed by the ends of the plurality of lead fingers; a semiconductor device positioned within the opening formed by the ends of the plurality of lead fingers; at least one tape segment attached to the at least one bussing lead and a portion of the lead frame; and at least one second tape segment attached to the at least one bussing lead, the at least one second tape segment positioned between the semiconductor device and the at least one bussing lead.
  • 7. The semiconductor memory device assembly of claim 6, wherein the at least one second tape segment is positioned adjacent the positioned semiconductor device.
  • 8. The semiconductor memory device assembly of claim 6, wherein the at least one tape segment secures the at least one bussing lead and the at least one second tape segment secures the at least one bussing lead.
  • 9. The semiconductor memory device assembly of claim 6, wherein at least one segment of said at least one tape segment and said at least one second tape segment is positioned on an upper surface of each bussing lead of the at least one bussing lead.
  • 10. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is positioned on a second plane of each bussing lead of the at least one bussing lead.
  • 11. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is positioned from the second plane of each bussing lead of the at least one bussing lead to another plane.
  • 12. The semiconductor memory device assembly of claim 6, wherein at least one segment of the at least one tape segment and the at least one second tape segment is comprised of one of a dielectric material, a dielectric material having a thermoplastic adhesive thereon, or a dielectric material having a thermosetting adhesive thereon.
  • 13. A computer assembly comprising:at least one semiconductor device assembly, the at least one semiconductor device assembly comprising: a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end, the lead frame having at least one bussing lead, the at least one bussing lead longitudinally extending between a space formed by the ends of the plurality of lead fingers; a semiconductor device positioned within the space formed by the ends of the plurality of lead fingers; and a plurality of tape segments transversely attached to a portion of the at least one bussing lead and a portion of the lead frame.
  • 14. A computer comprising:at least one semiconductor device, the at least one semiconductor device comprising: a lead frame having a plurality of lead fingers, each lead finger of the plurality of lead fingers having an end and having a plurality of bussing leads, the plurality of bussing leads extending between a space formed by said the ends of the plurality of lead fingers; a semiconductor device positioned within the space formed by the ends of the plurality of lead fingers; and a plurality of tape segments attached to at least two of the plurality of bussing leads, the plurality of tape segments positioned adjacent the space formed by the ends of the plurality of lead fingers.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of application Ser. No. 09/847,689, filed May 2, 2001, U.S. Pat. No. 6,545,343, issued Apr. 8, 2003, which is a divisional of application Seri. No. 09/271,751, filed Mar. 18, 1999, now U.S. Pat. No. 6,251,708, issued Jun. 26, 2001, which is a continuation of application Ser. No. 08/914,839, filed Aug. 19, 1997, now U.S. Pat. No. 6,008,531, issued Dec. 28, 1999, which is a continuation of application Ser. No. 08/681,885, filed Jul. 29, 1996, now U.S. Pat. No. 5,717,246, issued Feb. 10, 1998.

US Referenced Citations (49)
Number Name Date Kind
4033844 Pantiga et al. Jul 1977 A
4089733 Zimmerman May 1978 A
4279682 Hamagami et al. Jul 1981 A
4801999 Hayward et al. Jan 1989 A
4835120 Mallik et al. May 1989 A
4862245 Pashby et al. Aug 1989 A
4891687 Mallik et al. Jan 1990 A
4894752 Murata et al. Jan 1990 A
4984059 Kubota et al. Jan 1991 A
4989068 Yasuhara et al. Jan 1991 A
5068714 Seipler Nov 1991 A
5140404 Fogal et al. Aug 1992 A
5142450 Olson et al. Aug 1992 A
5184208 Sakuta et al. Feb 1993 A
5218229 Farnworth Jun 1993 A
5227661 Heinen Jul 1993 A
5227662 Ohno et al. Jul 1993 A
5231755 Emanuel Aug 1993 A
5233220 Lamson et al. Aug 1993 A
5252853 Michii Oct 1993 A
5286679 Farnworth et al. Feb 1994 A
5304842 Farnworth et al. Apr 1994 A
5331200 Teo et al. Jul 1994 A
5331201 Nishino Jul 1994 A
5352633 Abbott Oct 1994 A
5378657 Lin Jan 1995 A
5391918 Koyanagi et al. Feb 1995 A
5391923 Harada Feb 1995 A
5396701 Russell Mar 1995 A
5418189 Heinen May 1995 A
5461255 Chan et al. Oct 1995 A
5466888 Beng et al. Nov 1995 A
5471369 Honda et al. Nov 1995 A
5475918 Kubota et al. Dec 1995 A
5535509 Tomita et al. Jul 1996 A
5589420 Russell Dec 1996 A
5710064 Song et al. Jan 1998 A
5717246 Brooks et al. Feb 1998 A
5840599 Lamson Nov 1998 A
5897340 Brooks et al. Apr 1999 A
5907769 Corisis May 1999 A
6008531 Brooks et al. Dec 1999 A
6030859 Anjoh Feb 2000 A
6066515 Schoenfeld May 2000 A
6146922 Brooks et al. Nov 2000 A
6251708 Brooks et al. Jun 2001 B1
6462404 Schoenfeld Oct 2002 B1
6465278 Russell Oct 2002 B2
6545343 Brooks et al. Apr 2003 B2
Foreign Referenced Citations (4)
Number Date Country
0 576 021 Dec 1993 EP
60 105 658 Feb 1974 JP
2 156 547 Dec 1988 JP
335 589 Jun 1989 JP
Non-Patent Literature Citations (2)
Entry
Caroline A. Kovac et al.; “Plastic Package Fabrication”; pps. 470-482.
Louis T. Manzione; “Plastic Packaging of Microelectronic Devices”; 1990; pps. 156-161, 168-173, 186-189, 194-199, 212-215, 224-229, 302-303 and 346-347.
Continuations (3)
Number Date Country
Parent 09/847689 May 2001 US
Child 10/407648 US
Parent 08/914839 Aug 1997 US
Child 09/271751 US
Parent 08/681885 Jul 1996 US
Child 08/914839 US