Claims
- 1. A self-aligned flash memory MOS field effect transistor device comprising:
- a silicon semiconductor substrate having an upper surface,
- a source region and a drain region formed in said substrate on said upper surface,
- a tunnel oxide structure formed over the surface of said substrate including said surface over said source and said drain regions,
- said tunnel oxide structure including only two layers comprising a thermal oxide layer having a thickness between about 50.ANG. and about 100.ANG. formed upon said substrate and a film of silicon rich oxide having a thickness between about 50.ANG. and about 200.ANG. formed upon said thermal oxide layer, and
- a gate structure composed of a stack formed upon said silicon rich oxide film, said stack comprising a floating gate electrode, a dielectric layer formed upon said floating gate layer and a control electrode polysilicon layer formed upon said dielectric layer,
- said floating gate electrode of said gate structure including a lower portion composed of relatively smaller grain size crystals with substantial asperities and having a thickness between about 300.ANG. and about 600.ANG., and an upper portion having a thickness between about 1,000.ANG. and about 2,000.ANG. of having a smoother surface than said lower portion,
- said lower portion of said floating gate electrode of said gate structure comprising a polysilicon structure formed by LPCVD at a temperature of about 630.degree. C. and said upper portion of said floating gate electrode comprising silicon with a large grain size and a smooth surface.
- 2. A transistor structure in accordance with claim 1 wherein a native polyoxide is provided as a boundary between said lower portion and said upper portion of said floating gate electrode, whereby there is provided a good interrupting material for grain growth and a good conducting interface between silicon layers.
- 3. A self-aligned flash memory MOS field effect transistor device comprising:
- a silicon semiconductor substrate having an upper surface,
- a source region and a drain region formed in said substrate on said upper surface,
- a tunnel oxide structure formed over the surface of said substrate including said surface over said source and said drain regions,
- said tunnel oxide structure including only two layers comprising a thermal oxide layer having a thickness between about 50.ANG. and about 100.ANG. formed upon said substrate and a film of silicon rich oxide having a thickness between about 50.ANG. and about 200.ANG. formed upon said thermal oxide layer, and
- a gate structure composed of a stack formed upon said silicon rich oxide film, said stack comprising a floating gate electrode, a dielectric layer formed upon said floating gate layer and a control electrode polysilicon layer formed upon said dielectric layer,
- said floating gate electrode of said gate structure including a lower portion composed of relatively smaller grain size crystals with substantial asperities and having a thickness between about 300.ANG. and about 600.ANG., and an upper portion with larger grain size crystals having a thickness between about 1,000.ANG. and about 2,000.ANG. of polysilicon having a smoother surface than said lower portion,
- whereby flash memory erasing speed is enhanced with concomitant increased tunnel oxide thickness.
- 4. A self-aligned flash memory MOS field effect transistor structure comprising:
- a) a silicon semiconductor substrate having an upper surface,
- b) a source region and a drain region formed in said substrate on said upper surface,
- c) a tunnel oxide structure deposited over the surface of said substrate including said surface over said source and said drain regions,
- d) said tunnel oxide structure including only two layers comprising a thermal oxide layer formed upon said substrate and a film of silicon rich oxide formed upon said thermal oxide layer,
- said tunnel oxide structure including a thermal oxide layer having a thickness between about 50.ANG. and about 100.ANG. formed upon said substrate and a film of silicon rich oxide having a thickness between about 50.ANG. and about 200.ANG. formed upon said thermal oxide layer, and
- e) a gate structure composed of a stack formed upon said silicon rich oxide film, said stack comprising a first polysilicon layer, a dielectric layer formed upon said polysilicon layer and a second polysilicon layer formed upon said dielectric layer,
- said first polysilicon layer of said gate structure including a lower portion composed of relatively smaller grain size crystals with asperities, and an upper portion composed of polysilicon having a smoother surface than said lower portion, said first polysilicon layer having a thickness between about 300.ANG. and about 600.ANG., and said upper portion having larger grain size crystals with a thickness between about 1,000.ANG. and about 2,000.ANG. of polysilicon having a smoother surface than said lower portion,
- whereby flash memory erasing speed is enhanced with concomitant increased tunnel oxide thickness.
- 5. A transistor structure in accordance with claim 1 wherein said lower portion is lightly doped with impurities which result in a smaller grain size of polysilicon with a considerable quantity of said asperities,
- whereby abundant grain boundaries and asperities enhance the electric field and consequently enhance the erasing speed.
- 6. A transistor structure in accordance with claim 1 wherein said dielectric layer comprises oxide-nitride oxide.
- 7. A transistor structure in accordance with claim 6 wherein said oxide-nitride-oxide is formed by thin thermal oxide layer of about 80.ANG. followed by a layer of nitride formed by LPCVD of about 100.ANG. and final oxide layer between about 20.ANG. and about 50.ANG..
Parent Case Info
This application is a continuation of application Ser. No. 08/195,099, filed Feb. 14, 1994, now abandoned which is a division of application Ser. No. 08/94,744, filed Jul. 22, 1993, now U.S. Pat. No. 5,298,447.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
94744 |
Jul 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
195099 |
Feb 1994 |
|