Weiss, "Third-Generation RISC Processors," EDN, v37, n7, pp. 96+, Mar. 1992. |
An Instruction Issuing Approach to Enhancing Performance in Multiple Functional Unit Processors, 1986 IEEE Transactions on Computers, Sep., 1986, vol. C-35, No. 9, pp. 815-828, Acosta et al. |
The ZS-1 Central Processor, 1987 Proceedings Second International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS II), Oct. 5-8, 1987, Palo Alto, Calif., pp. 199-204, Smith et al. |
"The Architecture of Pipelined Computers", P. M. Kogge, pp. 140-144, 232-236, 1981. |
IBM Technical Disclosure Bulletin, vol. 34, No. 10A, Mar. 92, "Conditional Execution in a Register Management Scheme for out of Sequence Execution", pp. 449-454. |
IBM Technical Disclosure Bulletin, vol. 32, No. 11, Apr. 1990, "Vector Register Allocation", pp. 282-284. |
The 12th Annual International Symposium on Computer Architecture, "Implementation of Precise Interrupts in Pipelined Processors", Jun. 1985, Boston, U.S., pp. 36-44, Smith et al. |