B. W. Kernighan and S. Lin; An Efficient Heuristic Procedure for Partitioning Graphs, Bell System Technical Journal; 49(2):291-307; Feb. 1970. |
H. Cho, G. Hachtel, M. Nach, and L. Setiono; Beat NP: A tool for Partitioning Boolean Networks; Proceedings of the ICCAD, pp. 10-13; Nov. 1988. |
Andrew S. Moulton, Laying the Power and Ground Wires on a VLSI Chip, 20th Design Automation conference, IEEE, 1983, pp. 754-755. |
David W. Russell, Hierarchical Routing of Single Layer Metal Trees in Compiled VLSI, ICCAD, IEEE, 1985, pp. 270-272. |
"A New Area-Efficient Power Routing Algorithm for VLSI Layout" by Haryama et al., IEEE 1987, pp. 38-41. |
"The Scan Line Approach To Power and Ground Routing" by Xiong et al., IEEE 1986, pp. 6-9. |
"Single Layer Routing of Power and Ground Networks in Integrated Circuits" by Syed et al., Journal of Digital Systems, vol. VI, No. 1, pp. 53-63, 1987. |
"Computation of Power Supply Nets in VLSI Layout" by Rothermel et al., IEEE 18th Design Automation Conference, 1981, pp. 37-42. |
"A Block Interconnection Algorithm for Hierarchical Layout System" by Fukui et al., IEEE Trans. on Computer-Aided Design, vol. CAD-6, No. 3, May 1987, pp. 383-390. |
"Automatic Placement-A Review of Current Techniques" by Preas et al., IEEE 23rd Design Automation Cont., 1986, pp. 622-629. |
"An Antomatic Routing System for General Cell VLSI Circuits" by Dai et al., IEEE 1985 Custom Integrated Circuits Conf., 1985, pp. 68-71. |
"Philo-A VLSI Design System" by Donze et al., IEEE 19th Design Automation Conf., 1982, pp. 163-169. |