Number | Date | Country | Kind |
---|---|---|---|
6-311842 | Dec 1994 | JPX | |
7-013048 | Jan 1995 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5471430 | Sawada et al. | Nov 1995 | |
5517462 | Iwamoto et al. | May 1996 |
Entry |
---|
"250 Mbyte/sec Synchronous DRAM Using a 3-State-Pipelined Architecture" Takai et al., '93 Symp. on VLSI circuit pp. 59-60. |
"16 Mbit Synchronous DRAM with 125 Mbyte/sec Data Rate" Choi et al., 93 Symp. on VLSI circuit pp. 65-66. |
"A 150-MHz-4-Bank 64 M-bit SDRAM with Address Incrementing Pipeline Scheme" Kodama et al., 1994 Symposium on VLSI Circuits Digest of Technical Papers pp. 81-82. |