Claims
- 1. A semiconductor memory comprising:
a memory core which executes a write operation by using row address data, column address data and write data; a command detecting circuit which detects an operation mode in each of successive first and second cycles, wherein when the operation mode in the first cycle is a write mode, the write mode is completed by the first cycle loading the row address data, the column address data and the write data into a chip and the second cycle transferring the row address data, the column address data and the write data to the memory core and executing the write operation; and a controller which controls an operation of the chip, wherein when the operation mode in the second cycle is a refresh mode, a loading of the row address data, the column address data and the write data is inhibited in the second cycle, and a refresh operation is executed after the write operation.
- 2. A semiconductor memory according to claim 1:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 3. A semiconductor memory according to claim 2:wherein the first command selects both of the write operation and the refresh operation, and the second command selects one of the write operation and the refresh operation.
- 4. A semiconductor memory according to claim 2:wherein the row address data are loaded into the chip, when the first command selects both of the write operation and the refresh operation.
- 5. A semiconductor memory according to claim 2:wherein the column address data and the write data are loaded into the chip, when the second command selects the write operation.
- 6. A semiconductor memory according to claim 2:wherein the loading of the column address data and the write data are inhibited, when the second command selects the refresh operation.
- 7. A semiconductor memory comprising:
a memory core which executes a write operation by using row address data, column address data and write data; a command detecting circuit which detects an operation mode in each of successive first and second cycles, wherein a write mode is completed by a loading cycle loading the row address data, the column address data and the write data into a chip and a writing cycle transferring the row address data, the column address data and the write data to the memory core and executing the write operation; and a controller which controls an operation of the chip, wherein when the operation mode in the each of successive first and second cycles is a refresh mode, the loading and writing cycles are both inhibited in the second cycle.
- 8. A semiconductor memory according to claim 7:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 9. A semiconductor memory according to claim 8:wherein the first command selects both of the write operation and the refresh operation, and the second command selects one of the write operation and the refresh operation.
- 10. A semiconductor memory according to claim 8:wherein the row address data are loaded into the chip, when the first command selects both of the write operation and the refresh operation.
- 11. A semiconductor memory according to claim 8:wherein the column address data and the write data are loaded into the chip, when the second command selects the write operation.
- 12. A semiconductor memory according to claim 8:wherein the loading of the column address data and the write data are inhibited, when the second command selects the refresh operation.
- 13. A semiconductor memory comprising:
a memory core which executes a write operation by using row address data, column address data and write data; a command detecting circuit which detects an operation mode in each of successive first and second cycles, wherein a write mode is completed by a loading cycle loading the row address data, the column address data and the write data into a chip and a writing cycle transferring the row address data, the column address data and the write data to the memory core and executing the write operation; and a controller which controls an operation of the chip, wherein when the operation mode in the first cycle is a refresh mode and the operation mode in the second cycle is the write mode, the writing cycle is inhibited in the second cycle.
- 14. A semiconductor memory according to claim 13:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 15. A semiconductor memory according to claim 13:wherein the first command selects both of the write operation and the refresh operation, and the second command selects one of the write operation and the refresh operation.
- 16. A semiconductor memory according to claim 13:wherein the row address data are loaded into the chip, when the first command selects both of the write operation and the refresh operation.
- 17. A semiconductor memory according to claim 13:wherein the column address data and the write data are loaded into the chip, when the second command selects the write operation.
- 18. A semiconductor memory according to claim 13:wherein the loading of the column address data and the write data are inhibited, when the second command selects the refresh operation.
- 19. A semiconductor memory comprising:
a row address register which registers a row address signal; a row address driver which drives a row address of a memory cell array by using the row address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the row address signal to the row address register and the second cycle driving the row address of the memory cell array; and a controller which controls the row address register and the row address driver, wherein when the operation mode of the first cycle is the write mode and the operation mode of the second cycle is a refresh mode, in the second cycle, the row address driver drives the row address by using the row address signal in a write operation and drives the row address by using a refresh counter address after the write operation.
- 20. A semiconductor memory according to claim 19:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 21. A semiconductor memory according to claim 20:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 22. A semiconductor memory according to claim 20:wherein the row address signal is registered into the row address register, when the first command selects both of the write mode and the refresh mode.
- 23. A semiconductor memory comprising:
a column address register which registers a column address signal; a column address driver which drives a column address of a memory cell array by using the column address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the column address signal to the column address register and the second cycle driving the column address of the memory cell array; and a controller which controls the column address register and the column address driver, wherein when the operation mode of the first cycle is the write mode and the operation mode of the second cycle is a refresh mode, in the second cycle, the column address driver drives the column address by using the column address signal and the column address register is to be non-operated.
- 24. A semiconductor memory according to claim 23:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 25. A semiconductor memory according to claim 24:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 26. A semiconductor memory according to claim 24:wherein the column address signal is registered into the column address register, when the second command selects the write mode.
- 27. A semiconductor memory according to claim 24:wherein the column address signal is not registered into the column address register, when the second command selects the refresh mode.
- 28. A semiconductor memory comprising:
a data register which registers write data; a write driver which drives a data line based on the write data; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the write data to the data register and the second cycle driving the data line; and a controller which controls the data register and the write driver, wherein when the operation mode of the first cycle is the write mode and the operation mode of the second cycle is a refresh mode, in the second cycle, the write driver drives the data line based on the write data and the data register is to be non-operated.
- 29. A semiconductor memory according to claim 28:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 30. A semiconductor memory according to claim 29:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 31. A semiconductor memory according to claim 29:wherein the write data are registered into the data register, when the second command selects the write mode.
- 32. A semiconductor memory according to claim 29:wherein the write data are not registered into the data register, when the second command selects the refresh mode.
- 33. A semiconductor memory comprising:
a row address register which registers a row address signal; a row address driver which drives a row address of a memory cell array by using the row address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the row address signal to the row address register and the second cycle driving the row address of the memory cell array; and a controller which controls the row address register and the row address driver, wherein when the operation modes of the first and second cycles are a refresh mode, in the second cycle, the row address driver drives the row address by using a refresh counter address without a driving of the row address based on the row address signal.
- 34. A semiconductor memory according to claim 33:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 35. A semiconductor memory according to claim 34:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 36. A semiconductor memory according to claim 34:wherein the row address signal is registered into the row address register, when the first command selects both of the write mode and the refresh mode.
- 37. A semiconductor memory comprising:
a column address register which registers a column address signal; a column address driver which drives a column address of a memory cell array by using the column address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the column address signal to the column address register and the second cycle driving the column address of the memory cell array; and a controller which controls the column address register and the column address driver, wherein when the operation modes of the first and second cycles are a refresh mode, in the second cycle, the column address driver and the column address register are to be non-operated.
- 38. A semiconductor memory according to claim 37:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 39. A semiconductor memory according to claim 38:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 40. A semiconductor memory according to claim 38:wherein the column address signal is registered into the column address register, when the second command selects the write mode.
- 41. A semiconductor memory according to claim 38:wherein the column address signal is not registered into the column address register, when the second command selects the refresh mode.
- 42. A semiconductor memory comprising:
a data register which registers write data; a write driver which drives a data line based on the write data; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the write data to the data register and the second cycle driving the data line; and a controller which controls the data register and the write driver, wherein when the operation modes of the first and second cycles are a refresh mode, in the second cycle, the write driver and the data register are to be non-operated.
- 43. A semiconductor memory according to claim 42:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 44. A semiconductor memory according to claim 43:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 45. A semiconductor memory according to claim 43:wherein the write data are registered into the data register, when the second command selects the write mode.
- 46. A semiconductor memory according to claim 43:wherein the write data are not registered into the data register, when the second command selects the refresh mode.
- 47. A semiconductor memory comprising:
a row address register which registers a row address signal; a row address driver which drives a row address of a memory cell array by using the row address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the row address signal to the row address register and the second cycle driving the row address of the memory cell array; and a controller which controls the row address register and the row address driver, wherein when the operation mode of the first cycle is a refresh mode and the operation mode of the second cycle is the write mode, in the second cycle, the row address driver is to be non-operated and the row address register registers the row address signal.
- 48. A semiconductor memory according to claim 47:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 49. A semiconductor memory according to claim 48:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 50. A semiconductor memory according to claim 48:wherein the row address signal is registered into the row address register, when the first command selects both of the write mode and the refresh mode.
- 51. A semiconductor memory comprising:
a column address register which registers a column address signal; a column address driver which drives a column address of a memory cell array by using the column address signal; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the column address signal to the column address register and the second cycle driving the column address of the memory cell array; and a controller which controls the column address register and the column address driver, wherein when the operation mode of the first cycle is a refresh mode and the operation mode of the second cycle is the write mode, in the second cycle, the column address driver is to be non-operated and the column address register registers the column address signal.
- 52. A semiconductor memory according to claim 51:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 53. A semiconductor memory according to claim 52:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 54. A semiconductor memory according to claim 52:wherein the column address signal is registered into the column address register, when the second command selects the write mode.
- 55. A semiconductor memory according to claim 52:wherein the column address signal is not registered into the column address register, when the second command selects the refresh mode.
- 56. A semiconductor memory comprising:
a data register which registers write data; a write driver which drives a data line based on the write data; a command detecting circuit which detects an operation mode of each of successive first and second cycles, wherein when the operation mode of the first cycle is a write mode, the write mode is completed by the first cycle registering the write data to the data register and the second cycle driving the data line; and a controller which controls the data register and the write driver, wherein when the operation mode of the first cycle is a refresh mode and the operation mode of the second cycle is the write mode, in the second cycle, the write driver is to be non-operated and the data register registers the write data.
- 57. A semiconductor memory according to claim 56:wherein the command detecting circuit detects the operation mode based on first and second commands.
- 58. A semiconductor memory according to claim 57:wherein the first command selects both of the write mode and the refresh mode, and the second command selects one of the write mode and the refresh mode.
- 59. A semiconductor memory according to claim 57:wherein the write data are registered into the data register, when the second command selects the write mode.
- 60. A semiconductor memory according to claim 57:wherein the write data are not registered into the data register, when the second command selects the refresh mode.
- 61. A semiconductor memory comprising:
a command detecting circuit which detects first, second and third commands, wherein when the first and second commands are detected, a write mode is executed, and when the first and third commands are detected, a auto-refresh mode is executed; a write & auto-refresh controller which outputs a first control signal when the first and third commands are detected; an auto-refresh circuit which outputs a second control signal in the auto-refresh mode; a row address register which registers a row address signal, wherein the row address register is to be operated when the first command is detected; and a row address driver which drives a row address of a memory cell array by using the row address signal, wherein the row address driver is to be non-operated except a case when the first control signal is inputted into the row address driver; wherein the case is that the second control signal is inputted into the row address driver and the first command is detected.
- 62. A semiconductor memory comprising:
a command detecting circuit which detects first, second and third commands, wherein when the first and second commands are detected, a write mode is executed, and when the first and third commands are detected, a auto-refresh mode is executed; a write & auto-refresh controller which outputs a first control signal when the first and third commands are detected; an auto-refresh circuit which outputs a second control signal in the auto-refresh mode; a column address register which registers a column address signal, wherein the column address register is to be operated when the second command is detected; and a column address driver which drives a column address of a memory cell array by using the column address signal, wherein the column address driver is to be non-operated when the first control signal is inputted into the column address driver.
- 63. A semiconductor memory comprising:
a command detecting circuit which detects first, second and third commands, wherein when the first and second commands are detected, a write mode is executed, and when the first and third commands are detected, a auto-refresh mode is executed; a write & auto-refresh controller which outputs a first control signal when the first and third commands are detected; an auto-refresh circuit which outputs a second control signal in the auto-refresh mode; a data register which registers write data, wherein the data register is to be operated when the second command is detected; and a write driver which drives a data line based on the write data, wherein the write driver is to be non-operated when the first control signal is inputted into the write driver.
- 64. A semiconductor memory comprising:
a command detecting circuit which detects first, second and third commands, wherein when the first and second commands are detected, a write mode is executed, and when the first and third commands are detected, a auto-refresh mode is executed; a write & auto-refresh controller which outputs a first control signal when the first and third commands are detected; an auto-refresh circuit which outputs a second control signal in the auto-refresh mode; a row active controller which outputs a third control signal except a first case when the first command is detected; a word line active controller which outputs a signal for operating a row decoder when one of the second and third control signals is inputted into the word line active controller; a column active controller which outputs a fourth control signal except a second case when one of the second and third commands is detected; and a column select line controller which outputs a signal for operating a column select line driver when the fourth control signal is inputted into the column select line controller; wherein the first case is that the first control signal is inputted into the row active controller and the second case is that the third control signal is inputted into the column active controller.
- 65. A semiconductor memory having a controller controlling successive a write cycle and an auto-refresh cycle after the write cycle, the controller comprising:
means for loading address data and write data to a register in the write cycle; means for writing the write data registered into the register to a memory cell located at a address decided by the address data in the auto-refresh cycle; and means for executing an auto-refresh operation after the writing in the auto-refresh cycle.
- 66. A semiconductor memory according to claim 65, further comprising means for inhibiting the loading of the address data and the write data to the register in the auto-refresh cycle.
- 67. A semiconductor memory having a controller controlling successive first and second auto-refresh cycles, the controller comprising:
means for inhibiting a loading of address data and write data to a register in the second auto-refresh cycle; means for inhibiting a writing of the write data registered into the register to a memory cell located at a address decided by the address data in the second auto-refresh cycle; and means for executing an auto-refresh operation in the second auto-refresh cycle.
- 68. A semiconductor memory having a controller controlling successive an auto-refresh cycle and a write cycle after the auto-refresh cycle, the controller comprising:
means for inhibiting a writing of write data registered into a register to a memory cell located at a address decided by an address data in the write cycle; and means for loading the address data and the write data to the register in the write cycle.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-085107 |
Mar 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a Continuation-in-Part application of U.S. patent application Ser. No. 09/816/616, filed Mar. 23, 2001, now abandoned, the entire contents of which are incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09816616 |
Mar 2001 |
US |
Child |
10227779 |
Aug 2002 |
US |