This application claims priority to Japanese Patent Application No. 2017-149235, filed on Aug. 1, 2017, the disclosure of which is incorporated herein by reference in its entirety.
The present disclosure relates to a display driver and a display device, more particularly to a technique for power consumption reduction of a display driver and/or a display device.
In a display device featuring always-on display (AOD) functionality, images are always displayed on a display panel when the AOD is executed. The images may contain information such as the current time or the date. In some instances, because only minimum information is displayed, a black display region often occupies an increased portion of the display panel. Thus, there is a need to reduce power consumption utilized to display the black display region to further reduce the power consumption of the display device or a display driver that drives the display panel of the display device.
In one embodiment, a display driver includes a plurality of source amplifiers and an amplifier control system. Each of the source amplifiers is configured to drive a source line with a drive voltage corresponding to a grayscale value specified by image data associated with each of the source amplifiers. The amplifier control system is configured to control execution and stop of an amplifying operation of each of the source amplifiers, based on the image data associated with each of the source amplifiers.
In another embodiment, a display device includes: a display panel including a plurality of source lines; and a display driver. The display driver includes a plurality of source amplifiers and an amplifier control system. Each of the source amplifiers is configured to drive a source line with a drive voltage corresponding to a grayscale value specified by image data associated with each of the source amplifiers. The amplifier control system is configured to control execution and stop of an amplifying operation of each of the source amplifiers, based on the image data associated with each of the source amplifiers.
In still another embodiment, a method includes: driving a plurality of source lines of a display panel based on image data associated with source amplifiers; and controlling execution and stop of an amplifying operation of each of the source amplifiers, based on the image data associated with each of the source amplifiers.
So that the manner in which the above recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only some embodiments of this disclosure and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective embodiments.
In one or more embodiments, a source amplifier that supplies a drive voltage to a pixel circuit that performs black display stops the amplifying operation thereof. Stopping the amplifying operation is achieved by stopping the operation of a current source included in the source amplifier. This operation effectively reduces the power consumption in performing black display.
It should be noted that “black” displayed when a source amplifier performing the amplifying operation may be different from “black” displayed when the source amplifier stops the amplifying operation, if the amplifying operation of the source amplifier is simply stopped.
In a normally black liquid crystal display panel, for example, black display may be achieved by driving pixel electrodes of pixel circuits to a voltage close to the common voltage level VCOM. The common voltage level VCOM is often different from the circuit ground level of the source amplifiers. A source amplifier may be configured to be able only to output a selected one of the power supply voltage, often referred to as power supply voltage VSP or VSN, and the circuit ground level GND when the amplifying operation thereof is stopped. In this case, the voltage level on the pixel electrode may be different between “black” for the case when the amplifying operation is performed in the source amplifier and “black” for the case when the amplifying operation is stopped, and this causes a difference in the brightness level.
In one or more embodiments, the drive voltage outputted to display “black” when the amplifying operation is provided by a source amplifier, that is, the drive voltage corresponding to black display is set to the power supply voltage or the circuit ground level. In one or more embodiments, the source amplifier is configured to stop the operation of a current source and output the drive voltage corresponding to black display, when the amplifying operation of the source amplifier is stopped. This effectively reduces the power consumption, while avoiding the problem of the difference in the brightness level of “black”.
In the following, a description is given of various embodiments of the present disclosure with reference to the attached drawings. The same or corresponding components may be denoted by the same or corresponding reference numerals in the following description. It should be also noted that suffixes may be attached to reference numerals to distinguish the same components from each other.
The display panel 1 includes a display region 4 and gate driver circuitry 5. Arranged in the display region 4 are a plurality of gate lines 6, a plurality of source lines 7 and a plurality of pixel circuits 8. The pixel circuits 8 are arrayed in rows and columns and each pixel circuit 8 is disposed at an intersection of the corresponding gate line 6 and source line 7. The gate driver circuitry 5 is configured to select a gate line 6 in response to gate control signals received from the display driver 2 and drive the selected gate line 6.
In this embodiment, a liquid crystal display panel is used as the display panel 1.
The display panel 1 operates in a normally black mode or normally while mode, depending on the characteristics of the liquid crystal filled between the pixel electrode 8b and the common electrode 8c. Normally black is a mode in which a pixel circuit 8 displays black, that is, the brightness level of the pixel circuit 8 is set to the allowed lowest brightness level, when the potential difference between the pixel electrode 8b and the common electrode 8c is zero in the pixel circuit 8. Normally white is a mode in which a pixel circuit 8 displays while, that is, the brightness level of the pixel circuit 8 is set to the allowed highest brightness level, when the potential difference between the pixel electrode 8b and the common electrode 8c is zero in the pixel circuit 8.
Referring back to
The display driver 2 drives the source lines 71 to 7m connected to the source outputs S1 to Sm in response to the image data received from the application processor 3. The display driver 2 also has the function of controlling the gate driver circuitry 5 of the display panel 1 by supplying the gate control signals to the gate driver circuitry 5.
It should be noted that, the display driver 2 may has the function of touch sensing to sense a contract of a conductive body, such as a human finger and a stylus, with the display panel 1 in addition to the functions of driving the display panel 1 and controlling the gate driver circuitry 5. In such an embodiment, a touch panel may be placed on the display panel 1. Alternatively, sensing capacitors used for touch sensing may be incorporated in the display panel 1.
The display driver 2 includes an interface 11, a logic module 12, initial stage line latch circuitry 13, output stage line latch circuitry 14, DA converters (DACs) 151 to 15m, source amplifiers 161 to 16m, output switch circuitries 171 to 17(m/2), data identification circuitries 181 to 18m and amplifier control circuitries 191 to 19m.
The interface 11 receives image data from the application processor 3 and forwards the received image data to the logic module 12. A display memory (not illustrated) may be disposed between the interface 11 and the logic module 12. In such an embodiment, the image data received by the interface 11 are temporarily stored in the display memory and the image data stored in the display memory are forwarded to the logic module 12.
The logic module 12 includes image data processing circuitry 12a and a display timing controller 12b. The image data processing circuitry 12a performs image data processing on the image data received from the interface 11, and sequentially forwards the image data obtained by the image data processing to the initial stage line latch circuitry 13 via a line latch bus 20. The display timing controller 12b controls the operation timing of the display driver 2.
The initial stage line latch circuitry 13 sequentially receives the image data from the image data processing circuitry 12a and forwards the received image data to the output stage line latch circuitry 14. The initial stage line latch circuitry 13 includes latches 131 to 13m storing image data to be supplied to the DA converters 151 to 15m, respectively. In this embodiment, the image data stored in the latches 131 to 13m are 8-bit data.
The output stage line latch circuitry 14 receives the image data from the initial stage line latch circuitry 13 and forwards the received image data to the DA converters 151 to 15m. The output stage line latch circuitry 14 includes latches 141 to 14m associated with the DA converters 151 to 15m, respectively. The latches 141 to 14m latches the image data from the latches 131 to 13m of the initial stage line latch circuitry 13 at the beginning of each horizontal sync period, and forwards the latched image data to the DA converters 151 to 15m, respectively. The output stage line latch circuitry 14 stores image data actually used to drive the source lines 7 in each horizontal sync period. In the following, the image data supplied from the latch 14i to the DA converter 15i is referred to as the image data Di. In other words, the latches 141 to 14m supplies the image data D1 to Dm to the DA converters 151 to 15m, respectively. In this embodiment, the image data D1 to Dm are each 8-bit data.
The DA converters 151 to 15m perform digital-analog conversion on the image data D1 to Dm received from the latches 141 to 14m, respectively, and output grayscale voltages corresponding to the grayscale values specified by the image data D1 to Dm. In this embodiment, the odd-numbered DA converter 152k-1 is configured to output a positive grayscale voltage for k being any natural number equal to or less than m/2, and the even-numbered DA converter 152k is configured to output a negative grayscale voltage. The terms “positive” and “negative” referred herein are defined with respect to the voltage level of the circuit ground of the display driver 2, that is, the circuit ground level GND.
The source amplifiers 161 to 16m output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m, respectively. Operational amplifiers are used as the source amplifiers 161 to 16m. In this embodiment, the odd-numbered source amplifier 162k-1 is configured to receive a positive grayscale voltage from the DA converter 152k-1 and output a positive drive voltage corresponding to the received grayscale voltage, for k being any natural number equal to or less than m/2. The even-numbered source amplifier 162k is configured to receive a negative grayscale voltage from the DA converter 152k and output a negative drive voltage corresponding to the received grayscale voltage. In this embodiment, the source amplifiers 161 to 16m are configured as voltage followers, and output drive voltages having the same voltage levels as those of the grayscale voltages received from the DA converters 151 to 15m.
As illustrated in
When the display panel 1 operates in the normally white mode, on the other hand, the positive grayscale voltage corresponding to the grayscale value “00h”, which corresponds to black, is set to the power supply voltage VSP, which is a positive power supply voltage supplied to the source amplifiers 16 configured to output positive drive voltages, that is, the odd-numbered source amplifiers 16. Additionally, the voltage levels of the positive grayscale voltages are defined so that the voltage levels of the positive grayscale voltages are decreased as the grayscale values specified by the image data are increased. This implies that the positive grayscale voltage is set to the highest voltage level when the image data specifies the grayscale value “00h”, which corresponds to black.
On the other hand, the negative grayscale voltage corresponding to the grayscale value “00h”, which corresponds to black, is set to the power supply voltage VSN, which is a negative power supply voltage supplied to the source amplifiers 16 configured to output negative drive voltages, that is, the even-numbered source amplifiers 16. Additionally, the voltage levels of the negative grayscale voltages are defined so that the voltage levels of the negative grayscale voltages are increased as the grayscale values specified by the image data are increased. This implies that the negative grayscale voltage is set to the lowest voltage level when the image data specifies the grayscale value “00h”, which corresponds to black.
Referring back to
The data identification circuitries 181 to 18m and the amplifier control circuitries 191 to 19m constitute an amplifier control system configured to control activation and deactivation of the source amplifiers 161 to 16m, together with the display timing controller 12b of the logic module 12. In various embodiments, when an image data supplied to a DA converter 15 specifies the grayscale value “00h”, which corresponds to black, the amplifier control system stops the operation of the source amplifier 16 connected to the DA converter 15, which drives the source line 7 associated with the image data. This operation effectively reduces the power consumption in displaying an image which includes an increased number of subpixels which display black.
In one embodiment, the data identification circuitries 181 to 18m respectively identify whether the image data D1 to Dm supplied to the DA converters 151 to 15m specify the grayscale value “00h”, which corresponds to black, and output data identification signals 251 to 25m indicative of the identification results. In one embodiment, the data identification signal 25i is set to “0” when the image data Di supplied to the DA converter 15i specifies the grayscale value “00h”, and otherwise the data identification signal 25i is set to “1”.
The amplifier control circuitries 191 to 19m generate individual amplifier control signals 271 to 27m, respectively, in response to the data identification signals 251 to 25m received from the data identification circuitries 181 to 18m and the amplifier control signal 26 received from the display timing controller 12b.
The amplifier control signal 26 supplied from the display timing controller 12b is used to totally stop the amplifying operations of all of the source amplifiers 16. When the amplifying operations of all of the source amplifiers 16 are configured to be totally stopped, the amplifier control signal 26 is deactivated. In such an embodiment, the amplifier control circuitries 191 to 19m stop the amplifying operations of all of the source amplifiers 16, independently of the data identification signals 251 to 25m.
When the display panel 1 is driven to display an image, the amplifier control signal 26 is activated. In such an embodiment, the amplifier control circuitries 191 to 19m generate the individual amplifier control signals 271 to 27m in response to the data identification signals 251 to 25m, respectively, to thereby control the execution and stop of the amplifying operations of the source amplifiers 161 to 16m, respectively. In one embodiment, the amplifier control circuitry 19i generates the individual amplifier control signals 27i so that the source amplifier 16i performs the amplifying operation, when the data identification signal 25i is set to “1”, that is, when the image data Di supplied to the DA converter 15i does not specify the grayscale value “00h”. When the data identification signal 25i is set to “0”, that is, when the image data Di supplied to the DA converter 15i specifies the grayscale value “00h”, on the other hand, the amplifier control circuitry 19i generates the individual amplifier control signals 27i so that the source amplifier 16i stops the amplifying operation, It should be noted that the execution and stop of the amplifying operations of the source amplifiers 161 to 16m can be individually controlled.
The individual amplifier control signals 27 supplied to each source amplifier 16 include amplifier turn-on signals AMPON_P and AMPON_N and output control signals AMPOUTH_N and AMPOUTL_P.
The amplifier turn-on signals AMPON_P and AMPON_N are control signals to allow and stop the amplifying operation of the source amplifier 16. The amplifier turn-on signals AMPON_P and AMPON_N are complementary each other and the source amplifier 16 performs the amplifying operation when the amplifier turn-on signals AMPON_P and AMPON_N are activated. In this embodiment, the amplifier turn-on signal AMPON_P is high active and the amplifier turn-on signal AMPON_N is low active. Accordingly, when the amplifier turn-on signals AMPON_P and AMPON_N are activated, the amplifier turn-on signal AMPON_P is set to the high level and the amplifier turn-on signal AMPON_N is set to the low level.
The output control signals AMPOUTH_N and AMPOUTL_P are a pair of control signals specifying the drive voltage to be outputted from the output terminal 42 when the amplifying operation is stopped. The output control signal AMPOUTH_N is a low-active signal and the output control signal AMPOUTL_P is a high-active signal. When the output control signals AMPOUTH_N and AMPOUTL_P are activated, the output control signal AMPOUTH_N is set to the low level and the output control signal AMPOUTL_P is set to the high level. Each source amplifier 16 operates in response to the amplifier turn-on signals AMPON_P, AMPON_N and the output control signals AMPOUTH_N and AMPOUTL_P.
Referring to
The differential stage 31 includes PMOS transistors MP1, MP2, NMOS transistors MN1, MN2, constant current sources 38, 39, active load circuitry 40, an internal power line 43 and an internal ground line 44.
The PMOS transistors MP1 and MP2 have sources commonly connected to a node N1 to form a PMOS differential pair. The gate of the PMOS transistor MP1 is connected to the input terminal 41, and the gate of the PMOS transistor MP2 is connected to the output terminal 42. The drain of the PMOS transistor MP1 is connected to a node N5 in the active load circuitry 40, and the drain of the PMOS transistor MP2 is connected to a node N6 in the active load circuitry 40.
The NMOS transistors MN1 and MN2 have sources commonly connected to a node P1 to form an NMOS differential pair. The gate of the NMOS transistor MN1 is connected to the input terminal 41, and the gate of the NMOS transistor MN2 is connected to the output terminal 42. The drain of the NMOS transistor MN1 is connected to a node N3 of the active load circuitry 40, and the drain of the NMOS transistor MN2 is connected to a node N4 of the active load circuitry 40.
The constant current source 38 is configured to supply a constant bias current to the node N1 and the constant current source 39 is configured to withdraw a constant bias current from the node N2. In this embodiment, the constant current source 38 includes a PMOS transistor MP3 having a source connected to the internal power line 43 and a drain connected to the node N1. A bias voltage VBIAS1_P is supplied to the gate of the PMOS transistor MP3. The constant current source 39 includes an NMOS transistor MN3 having a source connected to the internal ground line 44 and a drain connected to the node N2. A bias voltage VBIAS1_N is supplied to the gate of the NMOS transistor MN3.
The active load circuitry 40 includes PMOS transistors MP5, MP6, NMOS transistors MN5, MN6, and floating current sources 45 and 46.
The PMOS transistors MP5 and MP6 constitute a current mirror. The sources of the PMOS transistors MP5 and MP6 are commonly connected to the internal power line 43, and the drains of the PMOS transistors MP5 and MP6 are connected to the nodes N3 and N4, respectively. The gates of the PMOS transistors MP5 and MP6 are commonly connected to the drain of the PMOS transistor MP6, that is, the node N4.
NMOS transistors MN5 and MN6 constitute another current mirror. The sources of the NMOS transistors MN5 and MN6 are commonly connected to the internal ground line 44 and the drains of the NMOS transistors MN5 and MN6 are connected to the nodes N5 and N6, respectively. The gates of the NMOS transistors MN5 and MN6 are commonly connected to the drain of the NMOS transistor MP6, that is, the node N6.
The floating current source 45 is connected between the nodes N3 and N5 and configured to generate a constant bias current flowing from the node N3 to node N5. The floating current source 45 includes a PMOS transistor MP7 and an NMOS transistor MN7. The PMOS transistor MP7 has a source connected to the node N3, a drain connected to the node N5 and a gate supplied with a bias voltage VBIAS2_P. The NMOS transistor MN7 has a source connected to the node N5, a drain connected to the node N3 and a gate supplied with a bias voltage VBIAS2_N.
The floating current source 46 is connected between the node N4 and the node N6 and configured to generate a constant current flowing from the node N4 to the node N6. The floating current source 46 includes a PMOS transistor MP8 and an NMOS transistor MN8. The PMOS transistor MP8 has a source connected to the node N4, a drain connected to the node N6 and a gate supplied with the bias voltage VBIAS2_P. The NMOS transistor MN8 has a source connected to the node N6, a drain connected to the node N4 and a gate supplied with the bias voltage VBIAS2_N.
A switch element, in this embodiment, a PMOS transistor MP4 is disposed between the power line 36 and the internal power line 43 of the differential stage 31, and another switch element, in this embodiment, an NMOS transistor MN4 is disposed between the ground line 37 and the internal ground line 44 of the differential stage 31. The PMOS transistors MP4 and the NMOS transistor MN4 are disposed to control the supply of the power supply voltage VSP and the circuit ground level GND to the differential stage 31.
The output stage 32 is configured to output a drive voltage VOUT in response to the potentials on the nodes N3 and N5 of the active load circuitry 40. The output stage 32 includes a PMOS transistor MP11, an NMOS transistor MN11 and capacitors C1 and C2. The PMOS transistor MP11 and the NMOS transistor MN11 both operate as an output transistor.
The PMOS transistor MP11 has a source connected to the power line 36 and a drain connected to the output terminal 42. The gate of the PMOS transistor MP11 is connected to the node N3 of the active load circuitry 40 of the differential stage 31 via a switch element, in this embodiment, a PMOS transistor MP9. The gate of the PMOS transistor MP11 is further connected to the power line 36 via the PMOS transistor MP10. The gate of the PMOS transistor MP9 is supplied with the amplifier turn-on signal AMPON_N, and the gate of the PMOS transistor MP10 is supplied with the amplifier turn-on signal AMPON_P.
The NMOS transistor MN11 has a source connected to the ground line 37 and a drain connected to the output terminal 42. The gate of the NMOS transistor MN11 is connected to the node N5 of the active load circuitry 40 of the differential stage 31 via a switch element, in this embodiment, an NMOS transistor MN9. The gate of the NMOS transistor MN11 is also connected to the ground line 37 via the NMOS transistor MN10. The gate of the NMOS transistor MN9 is supplied with the amplifier turn-on signal AMPON_P and the gate of the NMOS transistor MN10 is supplied with the amplifier turn-on signal AMPON_N.
The capacitors C1 and C2 provide phase compensation of the drive voltage outputted from the output terminal 42. The capacitor C1 is connected between the drain and gate of the PMOS transistor MP11, and the capacitor C2 is connected between the drain and gate of the NMOS transistor MN11.
The VSP output switch 34 is used to pull up the output terminal 42 to the power supply voltage VSP. In this embodiment, the VSP output switch 34 includes a PMOS transistor MP13. The PMOS transistor MP13 has a source connected to the power line 36 and a drain connected to the output terminal 42. The gate of the PMOS transistor MP13 is supplied with the output control signal AMPOUTH_N.
The GND output switch 35 is used to pull down the output terminal 42 to the circuit ground level GND. In this embodiment, the GND output switch 35 includes an NMOS transistor MN13. The NMOS transistor MN13 has a source connected to the ground line 37 and a drain connected to the output terminal 42. The gate of the NMOS transistor MN13 is supplied with the output control signal AMPOUTL_P.
When the source amplifier 162k-1 illustrated in
When the amplifier turn-on signals AMPON_N and AMPON_P are deactivated, the source amplifier 162k-1 stops the amplifying operation. In one embodiment, the PMOS transistor MP4 and the NMOS transistor MN4 are turned off in response to the deactivation of the amplifier turn-on signals AMPON_N and AMPON_P to stop supplying the power supply voltage VSP and the circuit ground level GND from the power line 36 and the ground line 37 to the differential stage 31. In this state, the constant current sources 38, 39 and the floating current sources 45 and 46 do not generate the bias currents, and therefore the differential stage 31 stops operating. Additionally, when the amplifier turn-on signals AMPON_N and AMPON_P are deactivated, the PMOS transistor MP9 and the NMOS transistor MN9 are turned off to disconnect the differential stage 31 from the output stage 32. In one or more embodiments, the PMOS transistor MP10 and the NMOS transistor MN10 are turned on to fix the gates of the PMOS transistor MP11 and the NMOS transistor MN11 to the power supply voltage VSP and the circuit ground level GND, respectively. This causes the source amplifier 162k-1 to stop the amplifying operation.
The drive voltage outputted from the output terminal 42 is controllable on the output control signals AMPOUTH_N and AMPOUTL_P, when the source amplifier 162k-1 does not perform the amplifying operation. When the output control signal AMPOUTH_N is activated and the output control signal AMPOUTL_P is deactivated, the PMOS transistor MP13 of the VSP output switch 34 is turned on to output the power supply voltage VSP from the output terminal 42. When the output control signal AMPOUTL_P is activated and the output control signal AMPOUTH_N is deactivated, the NMOS transistor MN13 of the GND output switch 35 is turned on to output the circuit ground level GND from the output terminal 42.
With reference to
In the even-numbered source amplifier 162k, which is configured to output a negative drive voltage, the PMOS transistor MP13 operates as a GND output switch 49 configured to output the circuit ground level GND to the output terminal 42 in response to the output control signal AMPOUTH_N. In one or more embodiments, the NMOS transistor MN13 operates as a VSN output switch 50 configured to output the power supply voltage VSN to the output terminal 42 in response to the output control signal AMPOUTL_P.
The configuration of the source amplifiers 16 may be variously modified. It should be noted however that commonly-used amplifiers include a current source generating a bias current and are configured to be able to stop the amplifying operation by stopping the operation of the current source. Also when differently-configured operational amplifiers are used as the source amplifiers 16, the source amplifiers 16 are configured to be able to stop the operation of a current source generating a bias current in response to the individual amplifier control signals 27 or the amplifier turn-on signals AMPON_N and AMPON_P.
In the following, the operation of the display device 100 according to one or more embodiments is described. First, a description is given of the case when the display panel 1 is operated in the normally black mode. In such an embodiment, the correspondence relationship between the grayscale values specified by the image data supplied to each DA converter 15 and the grayscale voltage outputted from the DA converter 15 is as illustrated in
In one or more embodiments, the straight switches 21 and 22 of the output switch circuitries 171 to 17m are turned on and the outputs of the source amplifiers 161 to 16m are connected to the source outputs S1 to Sm, respectively. Although the output switch circuitries 171 to 17m switch connections between the source amplifiers 161 to 16m and the source outputs S1 to Sm at a given cycle period when an inversion drive scheme is used, the execution of the inversion drive is of less importance in the technique disclosed in this specification.
Additionally, the amplifier control signal 26 is assumed to be activated by the display timing controller 12b. When an image is displayed on the display panel 1, the amplifier control signal 26 is activated to place the amplifier control circuitries 191 to 19m into a state in which the amplifier control circuitries 191 to 19m generate the individual amplifier control signals 271 to 27m in response to the data identification signals 251 to 25m received from the data identification circuitries 181 to 18m.
Overall, the display device 100 of this embodiment operates as follows. In the display device 100 of this embodiment, the amplifying operation of a source amplifier 16 that supplies a drive voltage to a pixel circuit 8 which displays black is stopped, when the drive voltage is written into the pixel circuit 8. The stopping of the amplifying operation is achieved by stopping the operations of current sources included in the source amplifier 16, in this embodiment, the constant current sources 38, 39 and the floating current sources 45 and 46. This operation effectively reduces the power consumption when performing black display. Additionally, the source amplifier 16 is configured to output the drive voltage corresponding to black display, when the amplifying operation of the source amplifier 16 is stopped. A detailed description is given below of the operation of the display device 100 of this embodiment.
In the Nth horizontal sync period, image data are sequentially transferred from the image data processing circuitry 12a of the logic module 12 to the initial stage line latch circuitry 13 via the line latch bus 20. In
In one or more embodiments, the image data A2 and A3 stored in the latches 132 and 133 of the initial stage line latch circuitry 13 specify the grayscale value “00h”, which corresponds to black, in the Nth horizontal sync period. In various embodiments, the image data A2 and A3 specify the grayscale values with respect to the drive voltages outputted from the source outputs S2 and S3.
In the (N+1)th horizontal sync period, the pixel circuits 8 are driven in response to the image data A1 to Am, which have been transferred to the initial stage line latch circuitry 13 in the Nth horizontal sync period.
In one embodiment, when the (N+1)th horizontal sync period starts, the gate line 6 associated with the pixel circuits 8 to be driven in the (N+1) horizontal sync period is activated and the image data A1 to Am are transferred from the initial stage line latch circuitry 13 to the output stage line latch circuitry 14. The image data A1 to Am are latched by the latches 141 to 14m of the output stage line latch circuitry 14, and this allows supplying the image data A1 to Am to the DA converters 151 to 15m. The DA converters 151 to 15m generate the grayscale voltages corresponding to the grayscale values specified by the image data A1 to Am, and supply the grayscale voltages thus generated.
Since the image data A2 and A3 specify the grayscale value “00h”, which corresponds to black, the data identification signals 252 and 253 are set to “0” by the data identification circuitries 182 and 183 and the amplifier control circuitries 192 and 193 generate the individual amplifier control signals 272 and 273 so as to stop the amplifying operations of the source amplifiers 162 and 163 in response to the data identification signals 252 and 253. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 272 and 273, which are supplied to the source amplifiers 162 and 163, are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operations of the current sources of the source amplifiers 162 and 163, that is, the constant current sources 38, 39 and the floating current sources 45 and 46 in this embodiment, are stopped to stop the amplifying operations of the source amplifiers 162 and 163. In FIG. 8, the legend “AMPON_P(S2)” indicates the waveform of the amplifier turn-on signal AMPON_P supplied to the source amplifier 162 and the legend “AMPON_P(S3)” indicates the waveform of the amplifier turn-on signal AMPON_P supplied to the source amplifier 163.
In one or more embodiments, the amplifier control circuitry 192 activates the output control signal AMPOUTH_N of the individual amplifier control signals 272 and deactivates the output control signal AMPOUTL_P. In response to the activation of the output control signal AMPOUTH_N, the source amplifier 162, which is configured to output a negative drive voltage, sets the drive voltage outputted to the source output S2 to the circuit ground level GND. Similarly, the amplifier control circuitry 193 activates the output control signal AMPOUTL_P of the individual amplifier control signals 273 and deactivates the output control signal AMPOUTH_N. In response to the activation of the output control signal AMPOUTL_P, the source amplifier 163, which is configured to output a positive drive voltage, sets the drive voltage outputted to the source output S3 to the circuit ground level GND. It should be noted that the grayscale voltage and the drive voltage corresponding to the grayscale value “00h”, which corresponds to black, are the circuit ground level GND, when the display panel 1 operates in the normally black mode. The source amplifiers 162 and 163 are controlled to stop the amplifying operations thereof, while outputting the drive voltages corresponding to the grayscale value “00h”.
The data identification signals 25 outputted from the data identification circuitries 18 other than the data identification circuitries 182 and 183 are set to “1”. Accordingly, the amplifier control circuitries 19 other than the amplifier control circuitries 192 and 193 generate the individual amplifier control signals 27 to allow the associated source amplifiers 16 to perform the amplifying operations. The source amplifiers 16 other than the source amplifiers 162 and 163 operate as voltage followers to output the drive voltages having the same voltage levels as those of the grayscale voltages received from the associated DA converters 15.
This operation effectively reduces the power consumption, since the source amplifiers 162 and 163 stop the amplifying operations, which are associated with the image data A2 and A3 specifying the grayscale value “00h”, which corresponds to black. In this operation, the source amplifiers 162 and 163 are placed into the state in which the source amplifiers 162 and 163 output the drive voltages corresponding to the grayscale value “00h”.
In parallel to the above-described operation in the (N+1) horizontal sync period, image data are sequentially transferred to the initial stage line latch circuitry 13 from the image data processing circuitry 12a via the line latch bus 20. The image data sequentially transferred to the initial stage line latch circuitry 13 in the (N+1)th horizontal sync period are denoted by the legends “B1” to “Bm” in
In one or more embodiments, the image data B1, B3 and Bm transferred in the (N+1)th horizontal sync period to the latches 131, 133 and 13m of the initial stage line latch circuitry 13 specify the grayscale value “00h”, which corresponds to black. The image data B1, B3 and Bm specify the grayscale values with respect to the drive voltages outputted from the source outputs S1, S3 and Sm, respectively.
In the (N+2)th horizontal sync period, the pixel circuits 8 are driven in response to the image data B1 to Bm, which have been transferred to the initial stage line latch circuitry 13 in the (N+1)th horizontal sync period. The pixel circuits 8 are driven in the (N+2)th horizontal sync period similarly to the (N+1)th horizontal sync period, except for that the image data B1 to Bm are used in place of the image data A1 to Am. Since the image data B1, B3 and Bm specify the grayscale value “00h”, which corresponds to black, the amplifying operation of the source amplifiers 161, 163 and 16m are stopped in the (N+2)th horizontal sync period.
In one embodiment, the data identification signals 251, 253 and 25m are set to “0” by the data identification circuitries 181, 183 and 18m and the amplifier control circuitries 191, 193 and 19m generate the individual amplifier control signals 271, 273 and 27m so as to stop the amplifying operations of the source amplifiers 161, 163 and 16m in response to the data identification signals 251, 253 and 25m. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 271, 273 and 27m, which are supplied to the source amplifiers 161, 163 and 16m, are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operations of the current sources of the source amplifiers 161, 163 and 16m, that is, the constant current sources 38, 39 and the floating current sources 45 and 46 in this embodiment, are stopped to stop the amplifying operation of the source amplifiers 161, 163 and 16m. In
In one or more embodiments, the amplifier control circuitry 191, 193 and 19m generate the individual amplifier control signals 271, 273 and 27m so that the drive voltages supplied from the source amplifiers 161, 163 and 16m to the source outputs S1, S3 and Sm are set to the circuit ground level GND. In one embodiment, the amplifier control circuitries 191 and 193 activate the output control signals AMPOUTL_P of the individual amplifier control signals 271 and 273 and deactivate the output control signals AMPOUTH_N. The amplifier control circuitries 19m, on the other hand, activates the output control signals AMPOUTH_N of the individual amplifier control signals 27m and deactivates the output control signals AMPOUTL_P. This allows the source amplifiers 161, 163 and 16m to stop the amplifying operation while outputting the drive voltages corresponding to the grayscale value “00h”, which corresponds to black.
The data identification signals 25 outputted from the data identification circuitries 18 other than the data identification circuitries 181, 183 and 18m are set to “1”. Accordingly, the amplifier control circuitries 19 other than the amplifier control circuitries 191, 193 and 19m generate the individual amplifier control signals 27 to allow the associated source amplifiers 16 to perform the amplifying operations. The source amplifiers 16 other than the source amplifiers 161, 163 and 16m operate as voltage followers to output the drive voltages having the same voltage levels as those of the grayscale voltages received from the associated DA converters 15.
A similar operation is performed when the display panel 1 operates in the normally white mode. In such an embodiment, the correspondence relationship between the grayscale value specified by the image data supplied to each DA converter 15 and the grayscale voltage outputted from the DA converter 15 is modified as illustrated in
In one embodiment, as illustrated in
Additionally, the odd-numbered source amplifier 162k-1 outputs the power supply voltage VSP when the amplifying operation of the source amplifier 16 is stopped, and the even-numbered source amplifier 162k-1 outputs the power supply voltage VSN when the amplifying operation of the source amplifier 16 is stopped.
In one embodiment, the data identification circuitry 182k-1 associated with the odd-numbered source amplifier 162k-1 sets the data identification signal 252k-1 to “0”, when the image data D2k-1 supplied to the odd-numbered DA converter 152k-1 specifies the grayscale value “00h”, which corresponds to black. The amplifier control circuitry 192k-1 generates the individual amplifier control signals 272k-1 so as to stop the amplifying operation of the source amplifier 162k-1 in response to the data identification signal 252k-1 being set to “0”. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 272k-1 supplied to the source amplifier 162k-1 are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operation of the current sources of the differential stage 31, that is, the constant current sources 38, 39 and the floating current sources 45 and 46, of the source amplifier 162k-1 is stopped to stop the amplifying operation of the source amplifier 162k-1.
In one or more embodiments, the amplifier control circuitry 192k-1 activates the output control signal AMPOUTH_N and deactivates the output control signal AMPOUTL_P. The source amplifier 162k-1 sets the drive voltage outputted therefrom to the power supply voltage VSP in response to the activation of the output control signal AMPOUTH_N; also see
In one or more embodiments, the data identification circuitry 182k associated with the even-numbered source amplifier 162k sets the data identification signal 252k to “0”, when the image data D2k supplied to the even-numbered DA converter 152k specifies the grayscale value “00h”, which corresponds to black. The amplifier control circuitry 192k generates the individual amplifier control signals 272k so as to stop the amplifying operation of the source amplifier 162k in response to the data identification signal 252k. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 272k supplied to the source amplifier 162k are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operation of the current sources of the differential stage 31, that is, the constant current sources 38, 39 and the floating current sources 45 and 46 in this embodiment, of the source amplifier 162k is stopped to stop the amplifying operation of the source amplifier 162k.
In one or more embodiments, the amplifier control circuitry 192k activates the output control signal AMPOUTL_P and deactivates the output control signal AMPOUTH_N. In response to the activation of the output control signal AMPOUTL_P, the source amplifier 162k sets the drive voltage outputted therefrom to the power supply voltage VSN; also see
The upper part of
In one or more embodiments, the source outputs S1 to S13, S19 and S20 are connected to pixel circuits 8 displayed as black during all the horizontal sync periods, and accordingly the source amplifiers 16 connected to the source outputs S1 to S13, S19 and S20 stop the amplifying operations during all of the horizontal sync periods. The amplifier turn-on signals AMPON_P supplied to the source amplifiers 16 connected to the source outputs S1 to S13, S19 and S20 are deactivated during all the horizontal sync periods.
The source amplifiers 16 connected to the source outputs S14 to S18 perform the amplifying operations only during horizontal sync periods during which the source amplifiers 16 are connected to pixel circuits 8 engaged to display the characters “12:12”. The amplifier turn-on signals AMPON_P supplied to the source amplifiers 16 connected to the source outputs S14 to S18 are activated during the horizontal sync periods during which the source amplifiers 16 are connected to pixel circuits 8 engaged to display the characters “12:12”, and deactivated during horizontal sync periods during which the source amplifiers 16 are connected to pixel circuits 8 which display black. The source amplifiers 16 connected to the source outputs S14 to S18 perform the amplifying operation only when the amplifier turn-on signals AMPON_P supplied thereto are activated. This operation effectively reduces the power consumption.
As described above, the display device 100 of this embodiment is configured so that the amplifying operations of source amplifiers 16 supplying drive voltages to pixel circuits 8 which display black are stopped, when the drive voltages are written into the pixel circuits 8. Additionally, in the display device 100 of this embodiment, the source amplifiers 16 are each configured to output the drive voltage corresponding to black when the amplifying operation thereof is stopped. This operation allows reducing the power consumption depending on the display image.
Although the data identification circuitries 18, which identify whether the image data supplied to the respective DA converters 15 specify the grayscale value corresponding to black, are provided for the respective source amplifiers 16 in the above-described embodiment, the logic module 12 may be configured to identify whether each image data specifies the grayscale value corresponding to black portions of the display panel in an alternative embodiment.
The display driver 2 illustrated in
In the Nth horizontal sync period, image data are sequentially transferred from the image data processing circuitry 12a of the logic module 12 to the initial stage line latch circuitry 13 via the line latch bus 20. In
In one or more embodiments, the data identification circuitry 12c identifies whether each of the image data A1 to Am, which are sequentially transferred to the initial stage line latch circuitry 13, specifies the grayscale value “00h”, which corresponds to black, to generate the data identification bits. The data identification circuitry 12c stores the data identification bits thus generated into the latches 531 to 53m. For example, when the image data Ai transferred to the latch 13i specifies the grayscale value “00h”, the data identification bit associated with the image data Ai is set to “0” and stored in the latch 53i.
In one or more embodiments, the image data A2 and A3 stored in the latches 132 and 133 of the initial stage line latch circuitry 13 in the Nth horizontal sync period specify the grayscale value “00h”. In various embodiments, the image data A2 and A3 specify the grayscale values with respect to the drive voltages outputted from the source outputs S2 and S3.
In such an embodiment, the data identification bits stored in the latches 532 and 533 of the initial stage line latch circuitry 13 are set to “0”. The data identification bits stored in the remaining latches 53 are set to “1”.
In the (N+1)th horizontal sync period, selected pixel circuits 8 are driven in response to the image data A1 to Am, which have been transferred to the initial stage line latch circuitry 13 in the Nth horizontal sync period.
In one embodiment, the gate line 6 associated with the pixels 10 to be driven in the (N+1) horizontal sync period is activated and the latches 141 to 14m of the output stage line latch circuitry 14 latches the image data A1 to Am from the latches 131 to 13m of the initial stage line latch circuitry 13, respectively. The latches 141 to 14m of the output stage line latch circuitry 14 supply the image data A1 to Am to the DA converters 151 to 15m, respectively, and the DA converters 151 to 15m generate grayscale voltages corresponding to the grayscale values specified in the image data A1 to Am, respectively. The grayscale voltages generated by the DA converters 151 to 15m are supplied to the source amplifiers 161 to 16m, respectively.
In one or more embodiments, the latches 541 to 54m of the output stage line latch circuitry 14 latches the data identification bits from the latches 531 to 53m of the initial stage line latch circuitry 13. This results in that the data identification signals 252 and 253 are set to “0”, since the data identification bits associated with the image data A2 and A3, which are latched by the latches 542 and 543, are “0”. The amplifier control circuitries 192 and 193 generate the individual amplifier control signals 272 and 273 so as to stop the amplifying operations of the source amplifiers 162 and 163 in response to the data identification signals 252 and 253. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 272 and 273, which are supplied to the source amplifiers 162 and 163, are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operations of the current sources of the differential stage 31 of the source amplifiers 162 and 163, that is, the constant current sources 38, 39 and the floating current sources 45 and 46, are stopped to stop the amplifying operations of the source amplifiers 162 and 163.
Additionally, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitries 192 and 193 each activate one of the output control signals AMPOUTH_N and AMPOUTL_P for the respective individual amplifier control signals 272 and 273, respectively, and deactivate the other.
When the display panel 1 operates in the normally black mode, the amplifier control circuitries 192 and 193 output the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages supplied from the source amplifiers 162 and 163 to the source outputs S2 and S3 are set to the circuit ground level GND. It should be noted that the grayscale voltage and the drive voltage corresponding to the grayscale value “00h”, which corresponds to black, are the circuit ground level GND, when the display panel 1 operates in the normally black mode. This implies that the source amplifiers 162 and 163 are placed in the state in which the source amplifiers 162 and 163 output the drive voltages corresponding to the grayscale value “00h”, while stopping the amplifying operation.
When the display panel 1 operates in the normally white mode, on the other hand, the amplifier control circuitry 192 outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied from the source amplifiers 162, which is configured to output a negative drive voltage, to the source output S2 is set to the power supply voltage VSN, and the amplifier control circuitry 193 outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied from the source amplifiers 163, which is configured to output a positive drive voltage, to the source output S3 is set to the power supply voltage VSP. It should be noted that, when the display panel 1 operates in the normally while mode, the positive grayscale voltage and the positive drive voltage corresponding to the grayscale value “00h”, which corresponds to black, are the power supply voltage VSP, and the negative grayscale voltage and the negative drive voltage corresponding to the grayscale value “00h” are the power supply voltage VSN. Also In such an embodiment, the source amplifiers 162 and 163 are placed in the state in which the source amplifiers 162 and 163 output the drive voltages corresponding to the grayscale value “00h”, while stopping the amplifying operations thereof.
The data identification signals 25 outputted from ones of the latches 541 to 54m other than the latches 542 and 543 are set to “1”. Accordingly, the amplifier control circuitries 19 other than the amplifier control circuitries 192 and 193 generate the individual amplifier control signals 27 so that the associated source amplifiers 16 perform the amplifying operations. The source amplifiers 16 other than the source amplifiers 162 and 163 operate as voltage followers, and output the drive voltages having the same voltage levels as those of the grayscale voltages received from the associated DA converters 15.
In parallel to the above-described operation in the (N+1) horizontal sync period, image data are sequentially transferred to the initial stage line latch circuitry 13 from the image data processing circuitry 12a via the line latch bus 20. The image data sequentially transferred to the initial stage line latch circuitry 13 in the (N+1)th horizontal sync period are denoted by the legends “B1” to “Bm” in
In one or more embodiments, the data identification circuitry 12c identifies whether each of the image data B1 to Bm, which are sequentially transferred to the initial stage line latch circuitry 13, specifies the grayscale value “00h”, which corresponds to black, to generate the data identification bits. The data identification circuitry 12c stores the data identification bits thus generated into the latches 531 to 53m. For example, when the image data Bi transferred to the latch 13i specifies the grayscale value “00h”, the data identification bit associated with the image data Bi is set to “0” and stored in the latch 53i.
In one or more embodiments, the image data B1, B3 and Bm stored in the latches 131, 133 and 13m of the initial stage line latch circuitry 13 in the (N+1)th horizontal sync period specify the grayscale value “00h”. The image data B1, B3 and Bm specify the grayscale values with respect to the drive voltages outputted from the source outputs S1, S3 and Sm. In such an embodiment, the data identification bits stored in the latches 531, 533 and 53m of the initial stage line latch circuitry 13 are set to “0”. The data identification bits stored in the remaining latches 53 are set to “1”.
In the (N+2)th horizontal sync period, selected pixel circuits 8 are driven in response to the image data B1 to Bm, which have been transferred to the initial stage line latch circuitry 13 in the (N+1)th horizontal sync period. The pixel circuits 8 are driven in the (N+2)th horizontal sync period similarly to the (N+1)th horizontal sync period, except for that the image data B1 to Bm are used in place of the image data A1 to Am. Since the image data B1, B3 and Bm specify the grayscale value “00h”, which corresponds to black, the amplifying operations of the source amplifiers 161, 163 and 16m are stopped in the (N+2)th horizontal sync period.
In one embodiment, since the data identification bits associated with the image data B1, B3 and Bm, that is, the data identification bits latched by the latches 541, 543 and 54m are “0”, the data identification signals 251, 253 and 25m are set to “0”. The amplifier control circuitries 191, 193 and 19m generate the individual amplifier control signals 271, 273 and 27m so as to stop the amplifying operations of the source amplifiers 161, 163 and 16m in response to the data identification signals 251, 253 and 25m. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 271, 273 and 27m, which are supplied to the source amplifiers 161, 163 and 16m, are deactivated. As described above, when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated, the operations of the current sources of the differential stage 31 of the source amplifiers 161, 163 and 16m, that is, the constant current sources 38, 39 and the floating current sources 45 and 46, are stopped to stop the amplifying operations of the source amplifiers 161, 163 and 16m.
In one or more embodiments, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitries 191, 193 and 19m each activate one of the output control signals AMPOUTH_N and AMPOUTL_P for the respective individual amplifier control signals 271, 273 and 27m, respectively, and deactivate the other of the output control signals AMPOUTH_N and AMPOUTL_P.
When the display panel 1 operates in the normally black mode, the amplifier control circuitries 191, 193 and 19m output the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages supplied from the source amplifiers 161, 163 and 16m to the source outputs S1, S3 and Sm are set to the circuit ground level GND. It should be noted that the grayscale voltage and the drive voltage corresponding to the grayscale value “00h”, which corresponds to black, are the circuit ground level GND, when the display panel 1 operates in the normally black mode.
When the display panel 1 operates in the normally white mode, on the other hand, the amplifier control circuitry 191 and 193 output the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages supplied from the source amplifiers 161 and 163 to the source outputs S1 and S3 are set to the power supply voltage VSP, and the amplifier control circuitry 19m outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied from the source amplifiers 16m to the source output Sm is set to the power supply voltage VSN. It should be noted that, when the display panel 1 operates in the normally while mode, the positive grayscale voltage and the positive drive voltage corresponding to the grayscale value “00h”, which corresponds to black, are the power supply voltage VSP, and the negative grayscale voltage and the negative drive voltage corresponding to the grayscale value “00h” are the power supply voltage VSN.
The data identification signals 25 outputted from ones of the latches 541 to 54m other than the latches 541, 543 and 54m are set to “1”. Accordingly, the amplifier control circuitries 19 other than the amplifier control circuitries 191, 193 and 19m generate the individual amplifier control signals 27 so that the associated source amplifiers 16 perform the amplifying operations. The source amplifiers 16 other than the source amplifiers 161, 163 and 16m operate as voltage followers, and output the drive voltages having the same voltage levels as those of the grayscale voltages received from the associated DA converters 15.
Also in the configuration and operation illustrated in
In one embodiment, the display driver 2A includes m/3 source outputs S1 to S(m/3) and the display panel 1A includes m/3 panel input terminals 91 to 9m/3 and m/3 switch circuitries 601 to 60m/3, where m is the number of source lines 7 of the display panel 1A; in embodiment, m is a multiple of six. In this embodiment, the source outputs S1 to S(m/3) of the display driver 2A are respectively connected to the panel input terminals 91 to 9m/3, which are connected to the switch circuitries 601 to 60m/3, respectively.
As illustrated in
In this embodiment, the (3k−2)th source line 73k-2 is connected to pixel circuits 8 displaying red, that is, R subpixels 8R, the (3k−1)th source line 73k-1 is connected to pixel circuits 8 displaying green, that is, G subpixels 8G, and the (3k)th source line 73k is connected to pixel circuits 8 displaying blue, that is, B subpixels 8B, where k is any natural number equal to or less than m/3. Accordingly, the source output Sk of the display driver 2A is connected to R subpixels 8R when the control signal SW1 is activated. Similarly, the source output Sk is connected to G subpixels 8G when the control signal SW2 is activated, and the source output Sk is connected to B subpixels 8B when the control signal SW3 is activated. As described later, in this embodiment, the control signals SW1, SW2 and SW3 are sequentially activated in each horizontal sync period to achieve time-divisional driving of the R subpixels 8R, G subpixels 8G and B subpixels 8B in each horizontal sync period.
In the display driver 2A, in which the number of the source outputs is m/3, the numbers of the DA converters 15, the source amplifiers 16, the data identification circuitries 18 and the amplifier control circuitries 19 are each m/3 and the number of the output switch circuitries 17 is m/6.
In one or more embodiments, the initial stage line latch circuitry 13 includes R latches 13R1 to 13Rm/3, G latches 13G1 to 13Gm/3 and B latches 13B1 to 13Bm/3. Similarly, the output stage line latch circuitry 14 includes R latches 14R1 to 14Rm/3, G latches 14G1 to 14Gm/3 and B latches 14B1 to 14Bm/3. Illustrated in
Additionally, the display driver 2A includes RGB selectors 641 to 64m/3. Each RGB selector 64k connects a selected one of the R latch 14Rk, G latch 14Gk and B latch 14Bk of the output stage line latch circuitry 14 to the DA converter 15k in response to a RGB select signal 65 received from the display timing controller 12b. The image data stored in the latch selected by the RGB selector 64k is supplied to the DA converter 15k. In one or more embodiments, the data identification circuitry 18k identifies whether the image data supplied to the DA converter 15k specifies the grayscale value “00h”, which corresponds to black, and generates the data identification signal 25k. The amplifier control circuitry 19k generates the individual amplifier control signals 27k in response to the data identification signal 25k.
A description is then given of the operation of the display device 100A according to one or more embodiments. In one or more embodiments, the straight switches 21 and 22 of the output switch circuitries 171 to 17m/6 are turned on, and the outputs of the source amplifiers 161 to 16m/3 are connected to the source outputs S1 to S(m,3), respectively. Although the output switch circuitries 171 to 17m/6 switch connections between the source amplifiers 161 to 16m/3 and the source outputs S1 to S(m,3) at a given cycle period when an inversion drive scheme is used, the execution of the inversion drive is of less importance in the technique disclosed in this specification.
When the Nth horizontal sync period is started, the output stage line latch circuitry 14 latches image data from the initial stage line latch circuitry 13. It should be noted that the image data specifying the grayscale value “00h”, which corresponds to black, are latched by the G latch 14G1 and the B latch 14B2 of the output stage line latch circuitry 14.
Additionally, the gate line 6 associated with the pixels 10 to be driven in the Nth horizontal sync period is selected.
This is followed by driving the R subpixels 8R connected to the selected gate line 6. In one embodiment, the control signal SW1 is activated to connect the source lines 7 connected to the R subpixels 8R are connected to the source outputs S1 to S(m/3). Furthermore, the RGB selectors 64 select the R latches 14R1 to 14Rm/3 of the output stage line latch circuitry 14 in response to the RGB select signal 65 and connect the R latches 14R1 to 14Rm/3 to the DA converters 151 to 15m/3, respectively. The DA converters 151 to 15m/3 generate grayscale voltages corresponding to the grayscale values specified by the image data received from the R latches 14R1 to 14Rm/3, and supply the generated grayscale voltages to the source amplifiers 161 to 16m/3.
In the operation illustrated in
This is followed by driving the G subpixels 8G connected to the selected gate line 6. In one embodiment, the control signal SW2 is activated to connect the source lines 7 connected to the G subpixels 8G are connected to the source outputs S1 to S(m/3). Furthermore, the RGB selectors 64 select the G latches 14G1 to 14Gm/3 of the output stage line latch circuitry 14 in response to the RGB select signal 65 and connect the G latches 14G1 to 14Gm/3 to the DA converters 151 to 15m/3, respectively. The DA converters 151 to 15m/3 generate grayscale voltages corresponding to the grayscale values specified by the image data received from the G latches 14G1 to 14Gm/3, and supply the generated grayscale voltages to the source amplifiers 161 to 16m/3.
In the embodiment illustrated in
Additionally, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitries 191 activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 271, and deactivates the other. When the display panel 1 operates in the normally black mode, the amplifier control circuitry 191 activates the output control signal AMPOUTL_P and deactivates the output control signal AMPOUTH_N. In response to the activation of the output control signal AMPOUTL_P, the source amplifier 161 sets the drive voltage to be supplied to S1 to the circuit ground level GND. When the display panel 1 operates in the normally white node, the amplifier control circuitry 191 activates the output control signal AMPOUTH_N and deactivates the output control signal AMPOUTL_P. In response to the activation of the output control signal AMPOUTH_N, the source amplifier 161, which is configured to output a positive drive voltage, sets the drive voltage to be supplied to the source output S1 to the power supply voltage VSP.
Similar operations are performed with respect to the remaining DA converters 15. When an image data supplied to a DA converter 15 specifies the grayscale value “00h”, which corresponds to black, the data identification circuitry 18 associated with the DA converter 15 sets the data identification signal 25 outputted therefrom to “0”. This allows stopping the amplifying operation of the source amplifier 16 connected to the DA converter 15 which receives the image data specifying the grayscale value “00h”. When an image data supplied to a DA converter 15 does not specify the grayscale value “00h”, in contrast, the data identification circuitry 18 associated with the DA converter 15 sets the data identification signal 25 outputted therefrom to “1”. This allows the source amplifier 16 connected to the DA converter 15 to operate as a voltage follower, and output a drive voltage having the same voltage level as that of the grayscale voltage received from the DA converter 15.
This is followed by driving the B subpixels 8B connected to the selected gate line 6. In one embodiment, the control signal SW3 is activated to connect the source lines 7 connected to the B subpixels 8B are connected to the source outputs S1 to S(m63). Furthermore, the RGB selectors 64 select the B latches 14B1 to 14Bm/3 of the output stage line latch circuitry 14 in response to the RGB select signal 65 and connect the B latches 14B1 to 14Bm/3 to the DA converters 151 to 15m/3, respectively. The DA converters 151 to 15m/3 generate grayscale voltages corresponding to the grayscale values specified by the image data received from the B latches 14B1 to 14Bm/3, and supply the generated grayscale voltages to the source amplifiers 161 to 16m/3.
In the operation illustrated in
Additionally, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitries 192 activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 272, and deactivates the other. When the display panel 1 operates in the normally black mode, the amplifier control circuitry 192 activates the output control signal AMPOUTH_N and deactivates the output control signal AMPOUTL_P. In response to the activation of the output control signal AMPOUTH_N, the source amplifier 162 sets the drive voltage to be supplied to S2 to the circuit ground level GND. When the display panel 1 operates in the normally white node, the amplifier control circuitry 192 activates the output control signal AMPOUTL_P and deactivates the output control signal AMPOUTH_N. In response to the activation of the output control signal AMPOUTL_P, the source amplifier 162, which is configured to output a negative drive voltage, sets the drive voltage to be supplied to the source output S2 to the power supply voltage VSN.
Similar operations are performed with respect to the remaining DA converters 15. When an image data supplied to a DA converter 15 specifies the grayscale value “00h”, which corresponds to black, the data identification circuitry 18 associated with the DA converter 15 sets the data identification signal 25 outputted therefrom to “0”. This allows stopping the amplifying operation of the source amplifier 16 connected to the DA converter 15 which receives the image data specifying the grayscale value “00h”, which corresponds to black portions of the display panel. When an image data supplied to a DA converter 15 does not specify the grayscale value “00h”, in contrast, the data identification circuitry 18 associated with the DA converter 15 sets the data identification signal 25 outputted therefrom to “1”. This allows the source amplifier 16 connected to the DA converter 15 to operate as a voltage follower, and output a drive voltage having the same voltage level as that of the grayscale voltage received from the DA converter 15.
In parallel to the above-described operation in the N horizontal sync period, image data are sequentially transferred from the image data processing circuitry 12a to the initial stage line latch circuitry 13 via the line latch bus 20. The transferred image data are stored in the R latches 13R1 to 13Rm/3, G latches 13G1 to 13Gm/3, and B latches 13B1 to 13Bm/3 of the initial stage line latch circuitry 13. In one or more embodiments, in the Nth horizontal sync period, image data specifying the grayscale value “00h”, which corresponds to black, are transferred to the R latch 13R1, G latch 13G1, B latch 13B1 and B latch 13B2 of the initial stage line latch circuitry 13, and image data specifying grayscale values different from the grayscale value “00h” are transferred to the R latch 13R2, G latch 13G2.
In the (N+1)th horizontal sync period, pixel circuits 8 are driven in response to the image data which have been transferred to the initial stage line latch circuitry 13 in the Nth horizontal sync period. The pixel circuits 8 are driven in the (N+1)th horizontal sync period similarly to the Nth horizontal sync period, except for that the image data which have been transferred in the Nth horizontal sync period are used. Since the image data specifying the grayscale value “00h”, which corresponds to black portions of a display, have been transferred to the R latch 13R1, G latch 13G1 and B latch 13B1 of the initial stage line latch circuitry 13 in the Nth horizontal sync period, the amplifying operation of the source amplifier 161 connected to the source output S1 is stopped in the operation of the (N+1)th horizontal sync period, when drive voltages are supplied to the R subpixel 8R, G subpixel 8G and B subpixel 8B.
In one embodiment, for all of the associated R subpixel 8R, G subpixel 8G and B subpixel 8B, the data identification circuitry 181 sets to the data identification signal 251 to “0” and the amplifier control circuitry 191 generates the individual amplifier control signals 271 so as to stop the source amplifier 161 in response to the data identification signal 251. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 271 supplied to the source amplifier 161 are deactivated. As described above, the amplifying operation of the source amplifier 161 is stopped when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated.
In one or more embodiments, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitry 191 activate one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 271, and deactivate the other of the output control signals AMPOUTH_N and AMPOUTL_P. When the display panel 1 operates in the normally black mode, the amplifier control circuitry 191 activates the output control signal AMPOUTL_P and deactivates the output control signal AMPOUTH_N. In response to the activation of the output control signal AMPOUTL_P, the source amplifier 161 sets the drive voltage outputted to the source output S1 to the circuit ground level GND. When the display panel 1 operates in the normally while mode, on the other hand, the amplifier control circuitry 191 activates the output control signal AMPOUTH_N and deactivates the output control signal AMPOUTL_P. In response to the activation of the output control signal AMPOUTH_N, the source amplifier 161 sets the drive voltage outputted to the source output S1 to the power supply voltage VSP.
Also in the operation illustrated in
The logic module 12 may be configured to identify whether or not each image data specifies the grayscale value corresponding to black, also in this embodiment.
The data identification circuitry 12c is connected to the R latches 53R1 to 53Rm/3, G latches 53G1 to 53Gm/3 and B latches 53B1 to 53Bm/3 of the initial stage line latch circuitry 13 via an amplifier control bus 51 and the R latches 53R1 to 53Rm/3, G latches 53G1 to 53Gm/3 and B latches 53B1 to 53Bm/3 are connected to the R latches 54R1 to 54Rm/3, G latches 54G1 to 54Gm/3 and B latches 54B1 to 54Bm/3 of the output stage line latch circuitry 14, respectively.
The display driver 2A illustrated in
The display driver 2A configured as illustrated in
The data identification bits stored in the R latches 53R1 to 53Rm/3, G latches 53G1 to 53Gm/3 and B latches 53B1 to 53Bm/3 are latched by the R latches 54R1 to 54Rm/3, G latches 54G1 to 54Gm/3 and B latches 54B1 to 54Bm/3 of the output stage line latch circuitry 14.
When R subpixels 8R are driven in each horizontal sync period, the control signal SW1 is activated. Additionally, in response to the RGB select signal 65, the RGB selectors 641 to 64m/3 are set to select the R latches 14R1 to 14Rm/3, respectively, and the RGB selectors 661 to 66m/3 are set to select the R latches 54R1 to 54Rm/3.
The DA converters 151 to 15m/3 receive image data from the selected R latches 14R1 to 14Rm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the output signals of the R latches 54R1 to 54Rm/3, which are selected by the RGB selectors 661 to 66m/3, are supplied to the amplifier control circuitries 191 to 19m/3 as the data identification signals 251 to 25m/3. The amplifier control circuitries 191 to 19m/3 generate the individual amplifier control signals 271 to 27m/3 in response to the data identification signals 251 to 25m/3. When the data identification signal 25k is “0”, that is, when the image data supplied to the DA converter 15k specifies the grayscale value “00h”, which corresponds to black, the amplifier control circuitry 19k generates the individual amplifier control signals 27k so as to stop the amplifying operation of the source amplifier 16k. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the individual amplifier control signals 27k supplied to the source amplifier 16k are deactivated. As described above, the amplifying operation of the source amplifier 16k is stopped when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated.
In one or more embodiments, depending on whether the display panel 1A operates in the normally black mode or the normally white mode, the amplifier control circuitries 19k activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 27k, and deactivates the other. When the display panel 1A operates in the normally black mode, the amplifier control circuitry 19k outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied from the source amplifier 16k to the source outputs Sk is set to the circuit ground level GND. When the display panel 1A operates in the normally white mode, on the other hand, the amplifier control circuitry 19k, if the source amplifier 16k is configured to output a positive drive voltage, outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied to the source output Sk is set to the power supply voltage VSP, and if the source amplifier 16k is configured to output a negative drive voltage, the amplifier control circuitry 19k outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltage supplied to the source output Sk is set to the power supply voltage VSN.
The G subpixels 8G are driven similarly to the R subpixels 8R in each horizontal sync period, except for that the control signal SW2 is activated, the RGB selectors 641 to 64m/3 respectively select the G latches 14G1 to 14Gm/3 in response to the RGB select signal 65, and the RGB selectors 661 to 66m/3 respectively select the G latches 54G1 to 54Gm/3 in response to the RGB select signal 65.
The DA converters 151 to 15m/3 receive image data from the selected G latches 14G1 to 14Gm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the output signals of the G latches 54G1 to 54Gm/3, which are selected by the RGB selectors 661 to 66m/3, are supplied to the amplifier control circuitries 191 to 19m/3 as the data identification signals 251 to 25m/3. The amplifier control circuitries 191 to 19m/3 generate the individual amplifier control signals 271 to 27m/3 in response to the data identification signals 251 to 25m/3. When the data identification signal 25k is “0”, the amplifier control circuitry 19k generates the individual amplifier control signals 27k so as to stop the amplifying operation of the source amplifier 16k.
In one or more embodiments, depending on whether the display panel 1A operates in the normally black mode or the normally white mode, the amplifier control circuitries 19k activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 27k, and deactivates the other.
Furthermore, the B subpixels 8B are driven similarly to the R subpixels 8R and G subpixels 8G in each horizontal sync period, except for that the control signal SW3 is activated, the RGB selectors 641 to 64m/3 respectively select the B latches 14B1 to 14Bm/3 in response to the RGB select signal 65, and the RGB selectors 661 to 66m/3 respectively select the B latches 54B1 to 54Bm/3 in response to the RGB select signal 65.
The DA converters 151 to 15m/3 receive image data from the selected B latches 14B1 to 14Bm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the output signals of the B latches 54B1 to 54Bm/3, which are selected by the RGB selectors 661 to 66m/3, are supplied to the amplifier control circuitries 191 to 19m/3 as the data identification signals 251 to 25m/3. The amplifier control circuitries 191 to 19m/3 generate the individual amplifier control signals 271 to 27m/3 in response to the data identification signals 251 to 25m/3. When the data identification signal 25k is “0”, the amplifier control circuitry 19k generates the individual amplifier control signals 27k so as to stop the amplifying operation of the source amplifier 16k.
In one or more embodiments, depending on whether the display panel 1A operates in the normally black mode or the normally white mode, the amplifier control circuitry 19k activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the individual amplifier control signals 27k, and deactivates the other.
Also in the display driver 2A illustrated in
In one or more embodiments, the display driver 2B is configured to supply common amplifier control signals 27COM to all of the source amplifiers 161 to 16m and the execution and stop of the amplifying operations of the source amplifiers 161 to 16m are controlled. In this embodiment, those configured to output a positive drive voltage out of the source amplifiers 161 to 16m are configured as illustrated in
Additionally, the logic module 12 is configured to identify whether all of the image data supplied to the DA converters 151 to 15m specify the grayscale value “00h”, which corresponds to black, in each horizontal sync period, to generate the common amplifier control signals 27COM.
In one embodiment, the logic module 12 includes a data identification circuitry 12d, a latch 12e and an amplifier control circuitry 12f. The data identification circuitry 12d is configured to identify whether each of image data sequentially transferred from the image data processing circuitry 12a to the latches 131 to 13m of the initial stage line latch circuitry 13 specifies the grayscale value “00h”, which corresponds to black, and sequentially output data identification bits. The latch 12e stores therein the data identification bits received from the data identification circuitry 12d.
The amplifier control circuitry 12f generates the common amplifier control signals 27COM in response to the data identification bits stored in the latch 12e and the amplifier control signal 26 received from the display timing controller 12b. The amplifier control signal 26 received from the display timing controller 12b is used to totally stop the amplifying operations of all of the source amplifiers 161 to 16m.
When the amplifying operations of all of the source amplifiers 161 to 16m are stopped at the same time for some reason, the display timing controller 12b deactivates the amplifier control signal 26. In such an embodiment, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to stop the amplifying operations of all of the source amplifiers 161 to 16m, independently of the data identification bits received from the data identification circuitry 12d.
When the display panel 1 is driven to display an image, the display timing controller 12b activates the amplifier control signal 26. In such an embodiment, the amplifier control circuitry 12f generates the common amplifier control signals 27COM in response to the data identification bits stored in the latch 12e, to thereby control the execution and stop of the amplifying operations of the source amplifiers 161 to 16m. The amplifier control circuitry 12f determines whether all of the image data supplied to the DA converters 151 to 15, specify the grayscale value “00h”, which corresponds to black, in each horizontal sync period.
When at least one of the image data supplied to the DA converters 151 to 15, does not specify the grayscale value “00h”, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to allow all of the source amplifiers 161 to 16, to perform the amplifying operations. The amplifier control circuitry 12f activates the amplifier turn-on signals AMPON_P and AMPON_N of the common amplifier control signals 27COM.
When all of the image data supplied to the DA converters 151 to 15m specify the grayscale value “00h”, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to stop the amplifying operations of all of the source amplifiers 161 to 16m. To stop the amplifying operations of the source amplifiers 161 to 16m, the amplifier control circuitry 12f deactivates the amplifier turn-on signals AMPON_P and AMPON_N of the common amplifier control signals 27COM.
Additionally, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitry 12f activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the common amplifier control signals 27COM, and deactivates the other. When the display panel 1 operates in the normally black mode, the amplifier control circuitry 12f outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages outputted from the source amplifier 161 to 16, are set to the circuit ground level GND. When the display panel 1 operates in the normally white mode, the amplifier control circuitry 12f outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages outputted from ones of the source amplifier 161 to 16, configured to output positive drive voltages are set to the power supply voltage VSP, and the drive voltages outputted from ones of the source amplifier 161 to 16, configured to output negative drive voltages are set to the power supply voltage VSN.
The upper part of
In the first to third horizontal sync periods, in which all of the selected pixel circuits 8 display black, the amplifier turn-on signal AMPON_P of the common amplifier control signals 27COM is deactivated to stop the amplifying operations of all of the source amplifiers 16.
In the fourth horizontal sync period, in which pixel circuits 8 connected to the source outputs S14 to S18 do not display black, the amplifier turn-on signal AMPON_P of the common amplifier control signals 27COM is activated to allow the amplifying operations of all of the source amplifiers 16.
In the fifth horizontal sync periods, in which all of the selected pixel circuits 8 display black, the amplifier turn-on signal AMPON_P of the common amplifier control signals 27COM is deactivated to stop the amplifying operations of all of the source amplifiers 16.
Subsequently, a similar operation is performed to display the image including the characters “12:12”.
As described above, the display device 100 of this embodiment is configured so that the amplifying operations of all of the source amplifiers 16 are stopped in a horizontal sync period, when all of the selected pixel circuits 8 display black in the horizontal sync period. Additionally, in the display device 100 of this embodiment, the source amplifiers 161 to 16m are each configured to output the drive voltage corresponding to black when the amplifying operation thereof is stopped. In this embodiment, “black” displayed on the display panel 1 includes “black” displayed in the state in which the corresponding source amplifier is operated and “black” displayed in the state in which the amplifying operation of the corresponding source amplifier is stopped. To address this, the source amplifiers are configured to output the power supply voltage (VSP or VSN) or the circuit ground level (GND) corresponding to black portions of the display panel, even when the source amplifiers are operated. This operation effectively reduces the power consumption, while addressing the above-described problem of the difference in the brightness level of “black”.
In this embodiment, in which the common amplifier control signals 27COM are supplied to all of the source amplifiers 161 to 16m to control the execution and stop of the amplifying operations of the source amplifiers 161 to 16m, a time-divisional drive scheme may be implemented.
The display driver 2B illustrated in
In the display driver 2B illustrated in
Additionally, the display driver 2B includes RGB selectors 641 to 64m/3. Each RGB selector 64k connects a selected one of the R latch 14Rk, G latch 14Gk and B latch 14Bk of the output stage line latch circuitry 14 to the DA converter 15k in response to a RGB select signal 65 received from the display timing controller 12b. The image data stored in the latch selected by the RGB selector 64k is supplied to the DA converter 15k.
The display driver 2B illustrated in
When R subpixels 8R are driven in each horizontal sync period, the control signal SW1 is activated and the RGB selectors 641 to 64m/3 select the R latches 14R1 to 14Rm/3 in response to the RGB select signal 65.
The DA converters 151 to 15m/3 receive image data from the selected R latches 14R1 to 14Rm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the amplifier control circuitry 12f identifies whether or not all of the image data supplied from the R latches 14R1 to 14Rm/3 to the DA converters 151 to 15m/3 specify the grayscale value “00h”, which corresponds to black, on the basis of the data identification bits stored in the latch 12e. When all of the image data supplied to the DA converters 151 to 15m/3 specify the grayscale value “00h”, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to stop the amplifying operations of all of the source amplifiers 161 to 16m/3. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the common amplifier control signals 27COM supplied to the source amplifiers 161 to 16m/3 are deactivated. As described above, the amplifying operations of the source amplifiers 161 to 16m/3 are stopped when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated.
In one or more embodiments, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitry 12f activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the common amplifier control signals 27COM, and deactivates the other. When the display panel 1 operates in the normally black mode, the amplifier control circuitry 12f outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages outputted from the source amplifier 161 to 16m/3 are set to the circuit ground level GND. When the display panel 1 operates in the normally white mode, the amplifier control circuitry 12f outputs the output control signals AMPOUTH_N and AMPOUTL_P so that the drive voltages outputted from ones of the source amplifier 161 to 16m/3 configured to output positive drive voltages are set to the power supply voltage VSP, and the drive voltages outputted from ones of the source amplifier 161 to 16m/3 configured to output negative drive voltages are set to the power supply voltage VSN.
The G subpixels 8G are driven similarly to the R subpixels 8R in each horizontal sync period, except for that the control signal SW2 is activated, and the RGB selectors 641 to 64m/3 respectively select the G latches 14G1 to 14Gm/3 in response to the RGB select signal 65.
The DA converters 151 to 15m/3 receive image data from the selected G latches 14G1 to 14Gm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the amplifier control circuitry 12f identifies whether or not all of the image data supplied from the G latches 14G1 to 14Gm/3 to the DA converters 151 to 15m/3 specify the grayscale value “00h”, which corresponds to black, on the basis of the data identification bits stored in the latch 12e. When all of the image data supplied to the DA converters 151 to 15m/3 specify the grayscale value “00h”, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to stop the amplifying operations of all of the source amplifiers 161 to 16m/3. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the common amplifier control signals 27COM supplied to the source amplifiers 161 to 16m/3 are deactivated. As described above, the amplifying operations of the source amplifiers 161 to 16m/3 are stopped when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated.
In one or more embodiments, depending on whether the display panel 1 operates in the normally black mode or the normally white mode, the amplifier control circuitry 12f activates one of the output control signals AMPOUTH_N and AMPOUTL_P of the common amplifier control signals 27COM, and deactivates the other.
The B subpixels 8B are driven similarly to the R subpixels 8R and G subpixels 8G in each horizontal sync period, except for that the control signal SW3 is activated, and the RGB selectors 641 to 64m/3 respectively select the B latches 14B1 to 14Bm/3 in response to the RGB select signal 65.
The DA converters 151 to 15m/3 receive image data from the selected B latches 14B1 to 14Bm/3, generate grayscale voltages corresponding to the grayscale values specified by the received image data and supply the grayscale voltages to the source amplifiers 161 to 16m/3. The source amplifiers 161 to 16m/3 output drive voltages corresponding to the grayscale voltages received from the DA converters 151 to 15m/3.
In one or more embodiments, the amplifier control circuitry 12f identifies whether or not all of the image data supplied from the B latches 14B1 to 14Bm/3 to the DA converters 151 to 15m/3 specify the grayscale value “00h”, which corresponds to black, on the basis of the data identification bits stored in the latch 12e. When all of the image data supplied to the DA converters 151 to 15m/3 specify the grayscale value “00h”, the amplifier control circuitry 12f generates the common amplifier control signals 27COM so as to stop the amplifying operations of all of the source amplifiers 161 to 16m/3. In other words, the amplifier turn-on signals AMPON_P and AMPON_N of the common amplifier control signals 27COM supplied to the source amplifiers 161 to 16m/3 are deactivated. As described above, the amplifying operations of the source amplifiers 161 to 16m/3 are stopped when the amplifier turn-on signals AMPON_P and AMPON_N are deactivated.
As described above, in the configuration illustrated in
In one or more embodiments, the display device is configured similarly to the display device 100 as illustrated in
The NMOS pixel circuit 8N includes a select transistor 71N, an OLED element 72, a drive transistor 73N and a storage capacitor 74. NMOS TFTs (thin film transistors) are used for both of the select transistor 71N and the drive transistor 73N. The select transistor 71N has a source connected to a source line 7, a drain connected to the gate of the drive transistor 73N and a gate connected to a gate line 6. The OLED element 72 has an anode connected to a power line 75 and a cathode connected to the drain of the drive transistor 73N. The power line 75 is supplied with a power supply voltage ELVDD. The drive transistor 73N has a drain connected to the cathode of the OLED element 72, a source connected to a ground line 76 and a gate connected to the drain of the select transistor 71N. The ground line 76 is supplied with the circuit ground level GND. The storage capacitor 74 is connected between the gate and source of the drive transistor 73N. The drive voltage written in the NMOS pixel circuit 8N is held across the storage capacitor 74.
The pixel circuit 8 illustrated in
The PMOS pixel circuit 8P includes a select transistor 71P, an OLED element 72, a drive transistor 73P and a storage capacitor 74. PMOS TFTs are used as the select transistor 71P and the drive transistor 73P. The select transistor 71P has a source connected to a source line 7, a drain connected to the gate of the drive transistor 73P and a gate connected to a gate line 6. The OLED element 72 has an anode connected to the drain of the drive transistor 73P and a cathode connected to a ground line 76. The drive transistor 73P has a source connected to a power line 75, a drain connected to the cathode of the OLED element 72 and a gate connected to the drain of the select transistor 71P. The storage capacitor 74 is connected between the gate and source of the drive transistor 73P. The drive voltage written into the PMOS pixel circuit 8P is held across the storage capacitor 74.
The display driver 2C illustrated in
Also in this embodiment, the amplifying operation of a source amplifier 16 that supplies a drive voltage to a pixel circuit 8 which displays black is stopped, when the drive voltage is written into the pixel circuit 8. The stopping of the amplifying operation is achieved by stopping the operations of current sources included in the source amplifier 16, in this embodiment, the constant current sources 38, 39 and the floating current sources 45 and 46. This operation effectively reduces the power consumption when portions of the display are black.
Additionally, the source amplifier 16 is configured to output the drive voltage corresponding to black, when the amplifying operation of the source amplifier 16 is stopped. When NMOS pixel circuits 8N are used, the drive voltage corresponding to black is the circuit ground level GND, and, In such an embodiment, the source amplifier 16 outputs the circuit ground level GND when the amplifying operation thereof is stopped. When PMOS pixel circuits 8P are used, the drive voltage corresponding to black portions of the display panel is the power supply voltage ELVDD, and, In such an embodiment, the source amplifier 16 outputs the power supply voltage ELVDD when the amplifying operation thereof is stopped.
Also in this embodiment, the logic module 12 may be configured to identify whether each of the image data supplied to the DA converters 15 specifies the grayscale value corresponding to black, instead of providing the data identification circuitries 18 which identifies whether each image data specifies the grayscale value corresponding to black, similarly to the display driver 2 illustrated in
The display driver 2C illustrated in
Also in this embodiment, the common amplifier control signals 27COM may be supplied to all of the source amplifiers 161 to 16m to control the execution and stop of the amplifying operations of the source amplifiers 161 to 16m, similarly to the display driver 2B illustrated in
The display driver 2C illustrated in
Although embodiments of the present disclosure have been specifically described in the above, a person skilled in the art would appreciate that the technologies disclosed in the present disclosure may be implemented with various modifications. It should be also noted that the above-described embodiments may be combined in an actual implementation as long as no technological inconsistency occurs.
Number | Date | Country | Kind |
---|---|---|---|
2017-149235 | Aug 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20050134546 | Woo | Jun 2005 | A1 |
20060050037 | Maki | Mar 2006 | A1 |
20070018939 | Chen | Jan 2007 | A1 |
20090213042 | Hagino | Aug 2009 | A1 |
20100207934 | Kato | Aug 2010 | A1 |
20110234560 | Shin | Sep 2011 | A1 |
20130321382 | Nagao | Dec 2013 | A1 |
20160133179 | Choi | May 2016 | A1 |
20170061869 | Bae | Mar 2017 | A1 |
20170287429 | Kong | Oct 2017 | A1 |
20170309219 | Kong | Oct 2017 | A1 |
20180061320 | Kim | Mar 2018 | A1 |
20180261150 | Tamura | Sep 2018 | A1 |
Number | Date | Country | |
---|---|---|---|
20190043410 A1 | Feb 2019 | US |