| Lavagno, L. et al. “Synthesis of Hazard-Free Asynchronous Circuits with Bounded Wire Delays,” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 14, No. 1, p. 61-86, Jan. 1995.* |
| Yun, Kenneth Y. “Automatic Synthesis of Extended Burst-Mode Circuits Using Generalized C-elements,” Proceedings EURO-DAC '96, European Design Automation Conference, p. 290-295, Sep. 1996.* |
| Moon, C. et al. “Synthesis of Hazard-Free Asynchronous Circuits from Graphical Specifications, ” 1991 IEEE Conference on Computer-Aided Design, p. 322-325, Nov. 1991.* |
| Kontratyev, A. et al. “Hazard-Free Implementation of Speed-Independent Circuits,” IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 17, No. 9, p. 749-771, Sep. 1998.* |
| Fuhrer et al. “Symbolic Hazard-Free Minimization and Encoding of Asynchronous Finite-State Machines,” 1995 IEEE/ACM International Conference on Computer-Aided Design, p. 604-611, Nov. 1995.* |
| Sawasaki et al. “Externally Hazard-Free implementations of Asynchronous Control Circuits,” IEEE Transactions on Computer-Aided Design of Integrated circuits and Systems, p. 835-848, Aug. 1997.* |
| Beerel. P. et al. , Automatic gate-level synthesis of speed-independent circuits. IEEE pp. 581-586 (1992). |
| Chu, T., Synthesis of self-timed VLSI circuits from graph—theoretic specifications. IEEE pp. 220-223 (1987). |
| Kishinevsky, M.A., et al. On self-timed behavior verification. ACM Intl. Workshop on timing issues in the specification and synthesis of digital systems, Mar. 1992. |
| Kondratyev, A., et al. Signal graphs: A model for designing concurrent logic. Proceedings of the International Conference of Parallel Processing, pp. 51-54, Aug. 1988. |
| Knodratyev, A., et al. On the conditions for gate-level speed-independence of asynchronous circuits. ACM Intl. Workshop on Timing Issues in the Specification and Synthesis of Digital Systems, Sep. 1993. |
| Lavagno. L., et al. Synthesis of hazard-free asynchronous circuits with bounded wire delays. pp. 1-36. Nov. 19, 1992. |
| Lavagno, L. et al. Linear programming for optimum hazard elimination in asynchronous circuits. IEEE pp. 275-278 (1992). |
| IMEC Laboratory. ASSASSIN: An asynchronous I/O interface synthesis system, Nov. 15, 1993. |
| Moon, C., et al. Synthesis of hazard-free asynchronous circuits from graphical specifications. IEEE pp. 322-325 (1992). |
| Murata, T. Petri nets: properties, analysis and appliciatons. IEEE pp. 541-580, Apr. 1989. |
| Norwick et al. Exact two-level minimization of hazard-free logic with multiple-input changes. IEEE pp. 626-630 (1992). |
| Sentovich, E., et al. SIS: A system for sequential circuit synthesis. pp. 1-45, May 4, 1992. |
| Varshavskiy, V.I., et al. Models for specification and analysis of process in asynchronous circuits. Scripta Technica, Inc., pp. 61-76, (1989). |