| Seong T. Zhang and Chu S. Jhon, "A New Write-Invalidate. Snooping Cache Coherence Protocol for Split Transaction Bus-Based Multiprocessor Systems", '93, IEEE Tencon '93/Beijing, pp. 229-232. |
| C. Anderson and J. Baer, "A Multi-Level Hierarchical Cache Coherence Protocol for Multiprocessors", 93, Parallel Processing Symposium, pp. 142-148. |
| Milo Tomasevic and Veliko Milutinovic, "A Survey of Hardware Solutions for Maintenance of Cache Coherence in Shared Memory Multiprocessors", 93, System Sciences, 93 Annual Hawaii Int'l Conferences, pp. 863-872. |