Data is digitally stored in semiconductor memory devices. These semiconductor memory devices fall into one of two categories. Volatile memory devices retain their data only when they are powered on; whereas, non-volatile memory chips can retain the data even if no external power is being supplied to the memory device. One popular form of non-volatile memory device is flash memory. Flash memory is versatile because it can be erased and programmed multiple times. Furthermore, flash memory is relatively inexpensive compared to other types of non-volatile memory devices. Consequently, flash memory is ideal for applications that demand significant amounts of non-volatile, solid-state storage. Examples of applications employing flash memory include USB flash drives, digital audio players, digital cameras and camcorders, mobile phones, automotive control systems, gaming consoles, etc.
Flash memory is typically made up of an array of floating gate transistors, commonly referred to as memory “cells.” One or more bits of data are stored as charge by each memory cell. For example, dual bit memory devices use a silicon-oxide-nitride-oxide-silicon (SONOS) type architecture in which a lower layer of silicon oxide is formed over a semiconductor substrate that is typically silicon. A layer of silicon nitride is formed on the lower layer of silicon oxide, an upper layer of silicon oxide is formed on the layer of silicon nitride and a layer of an electrically conductive material is formed on the upper layer of silicon oxide. The combination of the lower silicon oxide layer, the silicon nitride layer, and the upper silicon oxide layer are capable of trapping charge and are commonly referred to as a charge trapping dielectric structure or layer. It should be noted that the charge trapping structure is defined as a stack of ONO. When more than one bit of information is stored in the charge trapping structure, the memory device is referred to as a dual bit memory device. Bit lines are typically formed in the portion of the semiconductor substrate that is below the charge trapping structure and word lines may be formed from the layer of electrically conductive material that is disposed on the charge trapping structure. In a dual bit memory device, two bits are stored per cell by biasing the bit line, the word line, the source, and the drain of the memory cell such that a bit and a complementary bit are stored. This arrangement enables flash memory cells to be manufactured efficiently and economically.
Furthermore, various semiconductor fabrication processes use masks to help align the memory cells. Aligning the cells produces a more organized and compact design. Although masking techniques properly align the cells, scaling becomes an issue. It becomes harder to place the cells closer together. It is important to place the cells as close together without impacting their functionality because denser cells can hold more data for a given semiconductor area. In other words, tighter tolerances allow for greater memory capacity at reduced cost.
A method for fabricating a memory device with a self-aligned charge trapping layer and an active region with rounded corners is disclosed. An STI process is performed before any of the charge-trapping and top-level layers are formed. Immediately after the STI process, the sharp corners of the active regions are exposed. Because these sharp corners are exposed at this time, they are available to be rounded through any number of known rounding techniques. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, the charge-trapping structure and other layers are formed through a self-aligned process. In one embodiment, a sacrificial top oxide, polish, recess, nitride etch, sacrificial top oxide etch, and top oxide process flow makes the charge trapping layer self-aligned.
The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures in which like reference characters designate like elements and in which:
The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention, and it is to be understood that other embodiments would be evident based on the present disclosure and that process or mechanical changes may be made without departing from the scope of the present invention.
In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the invention are semi-diagrammatic and not drawn to scale, and particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the Figures.
Generally, the present invention provides a method for manufacturing a self-aligned memory device with generally rounded polysilicon and STI corners. Semiconductor non-volatile memory devices, such as NOR-type and NAND-type flash memories, can be constructed using oxide/nitride/oxide (ONO) configurations. The nitride layer (e.g., silicon nitride, silicon rich nitride, or multiple layers with different percentages of Si content) closest to the semiconductor substrate in an ONO configuration acts as the charge storing layer and is typically programmed and erased by the tunneling of electrons into and out of this layer.
Next, a peripheral source/drain masking (SDM) step 205 is performed. The peripheral STI etching step 206 follows. The peripheral SDM and STI etch can be combined with core SDM and STI etch, respectively. In step 207, one or more liner oxide layers are formed with or without wet etch of existing oxide before each liner oxide to round up the STI corners, and in step 208, an STI fill is performed. It is the combination of one or more liner oxide and/or cleaning processes which causes the corners of the STI to become rounded. It should be noted that other known processes for rounding the corners can be employed at this time. In the prior art, the STI trench was cut after substantially all the layers (including the charge-trapping layers) were formed. This resulted in a near-vertical planar cut which resulted in sharp STI corners. In contrast, one embodiment of the present invention performs the STI before the charge-trapping and other top layers are formed. This exposes the sharp corners of the STI active region so that some type of rounding process can be performed to round out those now-exposed sharp corners.
At this point, a charge trapping structure is fabricated. In one embodiment, this entails growing a bottom oxide layer, as indicated by step 213. A silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content are deposited on top of the bottom oxide layer in step 214. A sacrificial top oxide process is then performed over the SiRN layer in step 215.
It should be understood that the charge trapping structure is not limited to being a three layer structure or a structure limited to silicon dioxide and silicon nitride. The charge trapping structure may be any dielectric layer or layers capable of trapping charge or that facilitate charge trapping. Other suitable materials include an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric (SiO2/Ta2O5), an oxide/tantalum oxide/oxide trilayer dielectric (SiO2/Ta2O5/SiO2), an oxide/strontium titanate bilayer dielectric (SiO2/SrTiO3), an oxide/barium strontium titanate bilayer dielectric (SiO2/BaSrTiO2), an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric (SiO2/SrTiO3/BaSrTiO2), and oxide/hafnium oxide/oxide trilayer dielectric, and the like. A tunnel oxide may be formed between the semiconductor substrate and charge trapping structure. Although any charge trapping structure can be used, it is of significance that the charge trapping structure and any polysilicon deposition occurs after the STI is formed and the STI corners are rounded.
In step 216, the sacrificial top oxide is polished back by CMP or etched back by plasma dry etch. For example, a chemical mechanical planarization (CMP) technique can be used to polish back the oxide layers to stop at the SiRN layer with or without partially removing SiRN. Other suitable planarization techniques include electropolishing, electrochemical polishing, chemical polishing, and chemically enhanced planarization.
Usually a thick (200-400 A) and a thin (20-100 A) gate oxide are needed for periphery transistors of NAND or NOR flash memory. Two approaches for periphery transistor gate oxide are shown in
The other approach is for wet periphery thick oxide. Since during the wet oxidation oxygen diffuses through oxide in core STI area and encroaches core S/D, a thin (20-30 A) SiRN or nitride is deposited first to block the steam oxide. An ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A thick steam gate oxide grows first and is followed by SPA top oxide. This SPA top oxide adds the thickness to the steam oxide and also consumes all the thin SiRN or nitride on core STI. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.
It should be noted that steps 213-219 shown in the flow diagram of
A second periphery integration scheme 1203 includes process steps 1211-1218. In step 1211, a thin SiRN or Nitride layer is deposited. An ONO masking step 1212 is then performed. The ONO is then etched in step 1213. A periphery thick gate oxide layer is fabricated in step 1214. An SPA top oxide is fabricated in step 1215. The gate oxide is then masked in step 1216. The gate oxide is etched in step 1217. And a periphery thin gate oxide is fabricated in step 1218. After either of the two periphery integration schemes has been performed, a polysilicon layer is deposited in step 1219.
Therefore, a non-volatile, self-aligned semiconductor memory device having rounded STI corners and a method for manufacturing the device has been disclosed. In particular, the STI process is performed before the ONO and polysilicon deposition steps. This enables the STI corners to be rounded after the STI process but before the ONO and polysilicon deposition steps. This is in contrast to the conventional method of forming ONO and polysilicon before the STI definition. In the convention method, after the STI formation, another polysilicon is deposited on the previous polysilicon layer and then the word line is defined. This conventional method results in sharp polysilicon and STI corners which degrades device performance and reliability. By virtue of having rounded corners, the present invention mitigates the disadvantageous attributes corresponding to the sharp corners resulting from conventional fabrication techniques. Moreover, the present invention has greater scalability due to the fact that it is self-aligned. This is accomplished by means of a sacrificial top oxide, polish, and wet etch of the nitride. Although not shown, it should be appreciated that source and drain regions are formed in active regions of the substrate and that additional processing is performed to form a metallization system including contact structures.
Although certain preferred embodiments and methods have been disclosed herein, it will be apparent from the foregoing disclosure to those skilled in the art that variations and modifications of such embodiments and methods may be made without departing from the spirit and scope of the invention. It is intended that the invention shall be limited only to the extent required by the appended claims and the rules and principles of applicable law.
This application is a divisional application of U.S. patent application Ser. No. 11/639,667, entitled “SELF-ALIGNED STI WITH SINGLE POLY FOR MANUFACTURING A FLASH MEMORY DEVICE,” to Fang et al., filed Dec. 15, 2006, which is incorporated by reference in its entireties and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
4935378 | Mori | Jun 1990 | A |
4980309 | Mitchell et al. | Dec 1990 | A |
5151761 | Takebuchi | Sep 1992 | A |
5173436 | Gill et al. | Dec 1992 | A |
5523249 | Gill et al. | Jun 1996 | A |
5889304 | Watanabe et al. | Mar 1999 | A |
5966603 | Eitan | Oct 1999 | A |
6001704 | Cheng et al. | Dec 1999 | A |
6127215 | Joachim et al. | Oct 2000 | A |
6140182 | Chen | Oct 2000 | A |
6146975 | Kuehne et al. | Nov 2000 | A |
6153494 | Hsieh et al. | Nov 2000 | A |
6159801 | Hsieh et al. | Dec 2000 | A |
6166409 | Ratnam et al. | Dec 2000 | A |
6184085 | Jeong | Feb 2001 | B1 |
6204530 | Choi | Mar 2001 | B1 |
6207490 | Lee | Mar 2001 | B1 |
6222225 | Nakamura et al. | Apr 2001 | B1 |
6258669 | Park | Jul 2001 | B1 |
6281050 | Sakagami | Aug 2001 | B1 |
6355514 | Pham | Mar 2002 | B1 |
6395592 | Wu | May 2002 | B1 |
6403421 | Ikeda et al. | Jun 2002 | B1 |
6417047 | Isobe | Jul 2002 | B1 |
6448606 | Yu et al. | Sep 2002 | B1 |
6486508 | Lee | Nov 2002 | B1 |
6555427 | Shimizu et al. | Apr 2003 | B1 |
6649472 | Hsieh | Nov 2003 | B1 |
6677224 | Tseng | Jan 2004 | B2 |
6682978 | Park et al. | Jan 2004 | B1 |
6709924 | Yu et al. | Mar 2004 | B1 |
6720610 | Iguchi et al. | Apr 2004 | B2 |
6743675 | Ding | Jun 2004 | B2 |
6768161 | Kinoshita | Jul 2004 | B2 |
6781189 | Taylor | Aug 2004 | B2 |
6806163 | Wu et al. | Oct 2004 | B2 |
6825128 | Masuda | Nov 2004 | B2 |
6844231 | Kim et al. | Jan 2005 | B2 |
6891246 | Aritome | May 2005 | B2 |
6894339 | Fan et al. | May 2005 | B2 |
6900100 | Williams et al. | May 2005 | B2 |
6903408 | Hsieh | Jun 2005 | B2 |
6906378 | Sumino et al. | Jun 2005 | B2 |
7005714 | Ozawa et al. | Feb 2006 | B2 |
7009245 | Chang | Mar 2006 | B2 |
7015099 | Kim et al. | Mar 2006 | B2 |
7067377 | Park et al. | Jun 2006 | B1 |
7087950 | Willer et al. | Aug 2006 | B2 |
7091091 | Ding | Aug 2006 | B2 |
7135737 | Jung | Nov 2006 | B2 |
7151295 | Yaegashi et al. | Dec 2006 | B2 |
7189627 | Wu et al. | Mar 2007 | B2 |
7205602 | Hsieh | Apr 2007 | B2 |
7297595 | Jung et al. | Nov 2007 | B2 |
7358145 | Yang | Apr 2008 | B2 |
7399674 | Chen et al. | Jul 2008 | B2 |
7494869 | Sato | Feb 2009 | B2 |
7560775 | Takamura et al. | Jul 2009 | B2 |
7719050 | Wang | May 2010 | B1 |
7985651 | Lee et al. | Jul 2011 | B2 |
8008153 | Lee et al. | Aug 2011 | B2 |
8173515 | Nakamori et al. | May 2012 | B2 |
20020132427 | Rudeck et al. | Sep 2002 | A1 |
20020153557 | Hurst et al. | Oct 2002 | A1 |
20020179962 | Kinoshita | Dec 2002 | A1 |
20030013255 | Lojek et al. | Jan 2003 | A1 |
20030032260 | Ahn et al. | Feb 2003 | A1 |
20030080372 | Mikolajick | May 2003 | A1 |
20030111687 | Willer et al. | Jun 2003 | A1 |
20030119314 | Ogura et al. | Jun 2003 | A1 |
20030181020 | Ishitsuka et al. | Sep 2003 | A1 |
20030208663 | Van Buskirk et al. | Nov 2003 | A1 |
20030209760 | Maruyama | Nov 2003 | A1 |
20040048433 | Takahashi | Mar 2004 | A1 |
20040082141 | Mizukoshi | Apr 2004 | A1 |
20040097080 | Kim et al. | May 2004 | A1 |
20040145007 | Sumino et al. | Jul 2004 | A1 |
20040253831 | Sun et al. | Dec 2004 | A1 |
20050045963 | Lau et al. | Mar 2005 | A1 |
20050142765 | Joo | Jun 2005 | A1 |
20050186739 | Wang et al. | Aug 2005 | A1 |
20050189582 | Mikolajick | Sep 2005 | A1 |
20050196935 | Ishitsuka et al. | Sep 2005 | A1 |
20050287763 | Kim et al. | Dec 2005 | A1 |
20060099755 | Mori | May 2006 | A1 |
20060102952 | Lee | May 2006 | A1 |
20060163202 | Shimizu et al. | Jul 2006 | A1 |
20060270156 | Kim et al. | Nov 2006 | A1 |
20060289924 | Wang | Dec 2006 | A1 |
20060291281 | Wang et al. | Dec 2006 | A1 |
20070023792 | Takamura et al. | Feb 2007 | A1 |
20070023815 | Oh et al. | Feb 2007 | A1 |
20070026632 | Yamamoto | Feb 2007 | A1 |
20070045717 | Parascandola et al. | Mar 2007 | A1 |
20070077748 | Olligs et al. | Apr 2007 | A1 |
20070087523 | Yeh et al. | Apr 2007 | A1 |
20070099369 | Ning | May 2007 | A1 |
20080079061 | Ding et al. | Apr 2008 | A1 |
20080084765 | Chang | Apr 2008 | A1 |
20080128774 | Irani et al. | Jun 2008 | A1 |
20080171416 | Fang et al. | Jul 2008 | A1 |
20080224200 | Chen et al. | Sep 2008 | A1 |
20100244247 | Chang et al. | Sep 2010 | A1 |
Entry |
---|
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Mar. 26, 2010; 10 pages. |
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Mar. 4, 2009; 7 pages. |
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated May 30, 2012; 16 pages. |
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Jun. 3, 2011; 12 pages. |
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Jan. 10, 2011; 13 pages. |
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated May 29, 2013; 15 pages. |
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Oct. 15, 2009; 7 pages. |
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Nov. 13, 2008; 5 pages. |
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Dec. 20, 2011; 17 pages. |
USPTO Notice of Allowance for U.S. Appl. No. 11/639,667 dated Sep. 27, 2013; 10 pages. |
Number | Date | Country | |
---|---|---|---|
20140312409 A1 | Oct 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11639667 | Dec 2006 | US |
Child | 14167845 | US |