System and method for manufacturing self-aligned STI with single poly

Information

  • Patent Grant
  • 9276007
  • Patent Number
    9,276,007
  • Date Filed
    Wednesday, January 29, 2014
    10 years ago
  • Date Issued
    Tuesday, March 1, 2016
    8 years ago
Abstract
A method for fabricating a memory device with a self-aligned trap layer and rounded active region corners is disclosed. In the present invention, an STI process is performed before any of the charge-trapping and top-level layers are formed. Immediately after the STI process, the sharp corners of the active regions are exposed. Because these sharp corners are exposed at this time, they are available to be rounded through any number of known rounding techniques. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, the charge-trapping structure and other layers can be formed by a self-aligned process.
Description
BACKGROUND OF THE INVENTION

Data is digitally stored in semiconductor memory devices. These semiconductor memory devices fall into one of two categories. Volatile memory devices retain their data only when they are powered on; whereas, non-volatile memory chips can retain the data even if no external power is being supplied to the memory device. One popular form of non-volatile memory device is flash memory. Flash memory is versatile because it can be erased and programmed multiple times. Furthermore, flash memory is relatively inexpensive compared to other types of non-volatile memory devices. Consequently, flash memory is ideal for applications that demand significant amounts of non-volatile, solid-state storage. Examples of applications employing flash memory include USB flash drives, digital audio players, digital cameras and camcorders, mobile phones, automotive control systems, gaming consoles, etc.


Flash memory is typically made up of an array of floating gate transistors, commonly referred to as memory “cells.” One or more bits of data are stored as charge by each memory cell. For example, dual bit memory devices use a silicon-oxide-nitride-oxide-silicon (SONOS) type architecture in which a lower layer of silicon oxide is formed over a semiconductor substrate that is typically silicon. A layer of silicon nitride is formed on the lower layer of silicon oxide, an upper layer of silicon oxide is formed on the layer of silicon nitride and a layer of an electrically conductive material is formed on the upper layer of silicon oxide. The combination of the lower silicon oxide layer, the silicon nitride layer, and the upper silicon oxide layer are capable of trapping charge and are commonly referred to as a charge trapping dielectric structure or layer. It should be noted that the charge trapping structure is defined as a stack of ONO. When more than one bit of information is stored in the charge trapping structure, the memory device is referred to as a dual bit memory device. Bit lines are typically formed in the portion of the semiconductor substrate that is below the charge trapping structure and word lines may be formed from the layer of electrically conductive material that is disposed on the charge trapping structure. In a dual bit memory device, two bits are stored per cell by biasing the bit line, the word line, the source, and the drain of the memory cell such that a bit and a complementary bit are stored. This arrangement enables flash memory cells to be manufactured efficiently and economically.



FIG. 1 shows a conventional memory cell. In a conventional flash memory fabrication process, the tunnel oxide, the charge-trapping layer, and top charge block oxide 101 (e.g., oxide-nitride-oxide ONO layer) and one or more polysilicon layers 102 are formed before the shallow trench isolation (STI 103) definition. It should be noted that the nitride layer can be comprised of nitride, silicon rich nitride, a combination of nitride on top of silicon rich nitride or multiple layers with different percentages of silicon content. After the STI 103 formation, another polysilicon layer can be deposited on the previous polysilicon layer. Subsequently, the word line is defined. Unfortunately, this conventional approach produces sharp corners 104-105 because the nature of the STI process produces near vertical sides. These sharp corners directly contribute to device degradation in performance and reliability. Simply going back and rounding off the sharp corners cannot solve these associated problems due to the increase in oxide encroachment which detrimentally impacts the erase and programming of the memory cell. Furthermore, rounding off the sharp corners would reduce the core cell current by a smaller effective channel width, which is highly undesirable.


Furthermore, various semiconductor fabrication processes use masks to help align the memory cells. Aligning the cells produces a more organized and compact design. Although masking techniques properly align the cells, scaling becomes an issue. It becomes harder to place the cells closer together. It is important to place the cells as close together without impacting their functionality because denser cells can hold more data for a given semiconductor area. In other words, tighter tolerances allow for greater memory capacity at reduced cost.


SUMMARY OF THE INVENTION

A method for fabricating a memory device with a self-aligned charge trapping layer and an active region with rounded corners is disclosed. An STI process is performed before any of the charge-trapping and top-level layers are formed. Immediately after the STI process, the sharp corners of the active regions are exposed. Because these sharp corners are exposed at this time, they are available to be rounded through any number of known rounding techniques. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, the charge-trapping structure and other layers are formed through a self-aligned process. In one embodiment, a sacrificial top oxide, polish, recess, nitride etch, sacrificial top oxide etch, and top oxide process flow makes the charge trapping layer self-aligned.





BRIEF DESCRIPTION OF THE DRAWINGS

The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures in which like reference characters designate like elements and in which:



FIG. 1 shows a conventional memory cell.



FIG. 2 shows the process flow for fabricating the memory device according to one embodiment of the present invention.



FIG. 3 shows the continued process flow for fabricating the memory device according to one embodiment of the present invention.



FIG. 4 shows the patterning after the STI process is performed.



FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fill.



FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning.



FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition.



FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP or etch back technique whereby the top oxide layers are polished back or etched back to the boundary of the SiRN layer.



FIG. 9 shows the cross-sectional view of an embodiment of the memory device after sacrificial top oxide recess.



FIG. 10 shows the cross-sectional view of the memory device after performing the HDP recess and sacrificial top oxide removal.



FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention.



FIG. 12 is a flow diagram showing the process for two periphery integration schemes.



FIG. 13 shows a system according to embodiments of the present invention.





DETAILED DESCRIPTION

The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention, and it is to be understood that other embodiments would be evident based on the present disclosure and that process or mechanical changes may be made without departing from the scope of the present invention.


In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the invention are semi-diagrammatic and not drawn to scale, and particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the Figures.


Generally, the present invention provides a method for manufacturing a self-aligned memory device with generally rounded polysilicon and STI corners. Semiconductor non-volatile memory devices, such as NOR-type and NAND-type flash memories, can be constructed using oxide/nitride/oxide (ONO) configurations. The nitride layer (e.g., silicon nitride, silicon rich nitride, or multiple layers with different percentages of Si content) closest to the semiconductor substrate in an ONO configuration acts as the charge storing layer and is typically programmed and erased by the tunneling of electrons into and out of this layer. FIGS. 2 and 3 show the process flows for fabricating the memory device according to one embodiment of the present invention. Initially, a barrier oxide layer is formed on a silicon substrate, step 201. The barrier oxide can be grown or deposited over the substrate. A nitride layer is then formed in step 202. In step 203, a core source/drain mask is patterned. The core STI etch then follows, step 204. FIG. 4 shows the STI profile after the STI etch is performed. The STI process defines a number of active regions 401 separated by trenches 402 over a common substrate 403. The oxide 404 and nitride 403 from steps 201 and 202 reside on active regions 401. Active regions 401 are regions where the transistor action occurs. Substrate 403 can be fabricated from silicon, silicon based composites, or other known semiconductor materials including, but not limited to polysilicon, germanium, silicon germanium, Semiconductor-On-Insulator (SOI) material, etc. It should be noted that the conductivity type of substrate 403 is not a limitation of the present invention. In accordance with one embodiment, the conductivity type is chosen to form an N-channel insulated gate field effect transistor. However, the conductivity type can be selected to form a P-channel insulated gate semiconductor device or a complementary insulated gate semiconductor device (e.g., CMOS).


Next, a peripheral source/drain masking (SDM) step 205 is performed. The peripheral STI etching step 206 follows. The peripheral SDM and STI etch can be combined with core SDM and STI etch, respectively. In step 207, one or more liner oxide layers are formed with or without wet etch of existing oxide before each liner oxide to round up the STI corners, and in step 208, an STI fill is performed. It is the combination of one or more liner oxide and/or cleaning processes which causes the corners of the STI to become rounded. It should be noted that other known processes for rounding the corners can be employed at this time. In the prior art, the STI trench was cut after substantially all the layers (including the charge-trapping layers) were formed. This resulted in a near-vertical planar cut which resulted in sharp STI corners. In contrast, one embodiment of the present invention performs the STI before the charge-trapping and other top layers are formed. This exposes the sharp corners of the STI active region so that some type of rounding process can be performed to round out those now-exposed sharp corners. FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fill step 208. The filling 500 can be an insulator material, such as an oxide formed by a high density plasma process. This trench fill material 500 is polished back in step 209. The nitride is stripped in step 210. One or more sacrificial oxide layers with or without wet etch of existing oxide before each sacrificial oxide are performed in step 211. The sacrificial oxide can also be skipped. The sacrificial oxide or the barrier oxide in case that sacrificial oxide is skipped, is then removed by a bottom oxide pre-clean step 217. The oxide removal can be done in a variety of ways. It can be accomplished, for example, by means of wet or dry etch, sputtering, plasma techniques, or by other means. FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning. It should be noted that the corners 601 and 602 are now rounded.


At this point, a charge trapping structure is fabricated. In one embodiment, this entails growing a bottom oxide layer, as indicated by step 213. A silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content are deposited on top of the bottom oxide layer in step 214. A sacrificial top oxide process is then performed over the SiRN layer in step 215. FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition/process of step 215. The silicon-rich nitride (SiRN) is depicted as layer 701. The sacrificial top oxide is 702. Note that the sacrificial top oxide will be completely etched off in step 219. The top oxide will be formed in step 1204 or 1215 described below in reference to FIG. 12. It should be noted that any charge trapping structure, including but not limited to ONO, can be utilized within the scope of the present invention. Other charge trapping structures can include three or more dielectric layers disposed on the active regions. For example, the top and bottom dielectric layers may be silicon dioxide layers that are oxygen-rich silicon dioxide layers; one or both of which may be thermally grown or deposited oxide layers. Alternatively, one or both of the bottom and top dielectric layers may be silicon dioxide layers that are nitrided oxide layers. The middle dielectric layer may be a silicon-rich silicon nitride layer or a combination of multiple layers with different percentages of Si content.


It should be understood that the charge trapping structure is not limited to being a three layer structure or a structure limited to silicon dioxide and silicon nitride. The charge trapping structure may be any dielectric layer or layers capable of trapping charge or that facilitate charge trapping. Other suitable materials include an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric (SiO2/Ta2O5), an oxide/tantalum oxide/oxide trilayer dielectric (SiO2/Ta2O5/SiO2), an oxide/strontium titanate bilayer dielectric (SiO2/SrTiO3), an oxide/barium strontium titanate bilayer dielectric (SiO2/BaSrTiO2), an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric (SiO2/SrTiO3/BaSrTiO2), and oxide/hafnium oxide/oxide trilayer dielectric, and the like. A tunnel oxide may be formed between the semiconductor substrate and charge trapping structure. Although any charge trapping structure can be used, it is of significance that the charge trapping structure and any polysilicon deposition occurs after the STI is formed and the STI corners are rounded.


In step 216, the sacrificial top oxide is polished back by CMP or etched back by plasma dry etch. For example, a chemical mechanical planarization (CMP) technique can be used to polish back the oxide layers to stop at the SiRN layer with or without partially removing SiRN. Other suitable planarization techniques include electropolishing, electrochemical polishing, chemical polishing, and chemically enhanced planarization. FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP technique whereby the sacrificial top oxide layers are polished back to the boundary 801 of the SiRN layer. In one embodiment, the SiRN layer is approximately 60 to 130 angstroms thick as deposit and final thickness can be approximately 30 to 100 angstroms thick. A sacrificial top oxide recess is performed in step 217. The recess can be performed by either a wet or dry etching process. FIG. 9 shows the cross-sectional view of an embodiment of the memory device after recess. As shown, the oxide 901 is now recessed below the tops 902 of the SiRN layer over the active regions. Next, the SiRN is wet or dry etched, step 218. This is done to separate the SiRN layers for each memory cell. In other words, the top portions of the SiRN layers are etched off so that each active region has its own separate SiRN layer. A sacrificial top oxide removal is performed in step 219. The cross-sectional view of the memory device after performing the sacrificial top oxide removal is shown in FIG. 10. It can be seen that the SiRN portion 1001 is segmented over the active region 1002. Furthermore, the combination of the sacrificial top oxide, polish and wet etch of the nitride makes the new integration scheme self-aligned according to this embodiment of the present invention. It should be noted that TEOS is one of the films that can be used for the sacrificial top oxide.


Usually a thick (200-400 A) and a thin (20-100 A) gate oxide are needed for periphery transistors of NAND or NOR flash memory. Two approaches for periphery transistor gate oxide are shown in FIG. 12 and described later below. After HTO or SPA top oxide, an ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A dry thick gate oxide is grown first. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.


The other approach is for wet periphery thick oxide. Since during the wet oxidation oxygen diffuses through oxide in core STI area and encroaches core S/D, a thin (20-30 A) SiRN or nitride is deposited first to block the steam oxide. An ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A thick steam gate oxide grows first and is followed by SPA top oxide. This SPA top oxide adds the thickness to the steam oxide and also consumes all the thin SiRN or nitride on core STI. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.



FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention. Each active region 1101-1103 is separated on each side by trenches 1104-1107. The trenches are formed through an STI process as described above. Right after the STI process, the corners of these active regions 1101-1103 are sharp due to the way the trenches are vertically cut. Immediately upon forming the trenches 1104-1107, the corners are rounded. It is advantageous to round the corners at this time because they are exposed. The rounding process can be done in may different ways, such as by means of known cleaning/polishing and/or sacrificial oxide placement/removal. The corners 1108-1114 are rounded before any additional layers are formed. After the corners have sufficiently been rounded, any number or combination of layers can be deposited or grown over the active region. For example, a tunnel oxide layer (optional), ONO (ONO stands for tunnel oxide-nitride-top oxide) stacks 1115-1117, polysilicon layer(s) 1118, etc. can be formed after the rounding process.


It should be noted that steps 213-219 shown in the flow diagram of FIG. 2 is of particular relevance because these steps depict the process of forming self-aligned ONO stacks. In particular, the steps start with a bottom oxide. This is followed by depositing the SiRN. A sacrificial top oxide deposition is performed. The sacrificial top oxide is polished or etched back. A sacrificial oxide recess is performed, and a SiRN wet or dry etch is performed. This results in a self-aligned process which greatly improves scalability.



FIG. 12 is a flow diagram showing the process for two periphery integration schemes. Upon forming the self-aligned ONO stacks, a sacrificial oxide removal step 1201 is performed. Note that step 1202 is the same step as step 219 of FIG. 3. A first periphery integration scheme 1202 includes process steps 1204-1210. In process step 1204, an SPA or high temperature oxidation (HTO) is used to form a top oxide. An ONO masking is performed in step 1205. The ONO is etched in step 1206. A periphery thick gate oxide is fabricated in step 1207. Next, the gate oxide is masked in step 1208. The gate oxide is then etched in step 1209. And a periphery thin gate oxide is fabricated in step 1210.


A second periphery integration scheme 1203 includes process steps 1211-1218. In step 1211, a thin SiRN or Nitride layer is deposited. An ONO masking step 1212 is then performed. The ONO is then etched in step 1213. A periphery thick gate oxide layer is fabricated in step 1214. An SPA top oxide is fabricated in step 1215. The gate oxide is then masked in step 1216. The gate oxide is etched in step 1217. And a periphery thin gate oxide is fabricated in step 1218. After either of the two periphery integration schemes has been performed, a polysilicon layer is deposited in step 1219.



FIG. 13 shows a system according to embodiments of the present invention. The system 1300 can be a portable multimedia device, media player, communications device, networking devices, computing device, consumer electronic device, mobile computing device, image capture device, audio/visual device, gaming console, etc. System 1300 includes a process 1302 that pertains to a microprocessor or controller for controlling the overall processing of data in system 1300. Digital data is stored in a file system 1304 and a cache memory 1306. The file system 1304 typically provides high capacity storage capability for system 1300. File system 1304 can include a non-volatile flash memory 1330. Flash memory 1330 has rounded STI corners and is manufactured as described above. The system 1300 also includes volatile random access memory (RAM) 1320 and non-volatile read-only memory (ROM) 1322 for storing digital data. System 1300 also includes a user input device 1308, such as a button, keypad, dial, scroll wheel, touch sensitive pad, etc. A display 1310 is used to display visual information to the user. A data bus 1324 transfers data between the various components via a bus interface 1318. A compression-decompression (CODEC) chip can be used to facilitate data storage and transfers. A speaker 1314 is used to play back songs, voice messages, and other audio streams.


Therefore, a non-volatile, self-aligned semiconductor memory device having rounded STI corners and a method for manufacturing the device has been disclosed. In particular, the STI process is performed before the ONO and polysilicon deposition steps. This enables the STI corners to be rounded after the STI process but before the ONO and polysilicon deposition steps. This is in contrast to the conventional method of forming ONO and polysilicon before the STI definition. In the convention method, after the STI formation, another polysilicon is deposited on the previous polysilicon layer and then the word line is defined. This conventional method results in sharp polysilicon and STI corners which degrades device performance and reliability. By virtue of having rounded corners, the present invention mitigates the disadvantageous attributes corresponding to the sharp corners resulting from conventional fabrication techniques. Moreover, the present invention has greater scalability due to the fact that it is self-aligned. This is accomplished by means of a sacrificial top oxide, polish, and wet etch of the nitride. Although not shown, it should be appreciated that source and drain regions are formed in active regions of the substrate and that additional processing is performed to form a metallization system including contact structures.


Although certain preferred embodiments and methods have been disclosed herein, it will be apparent from the foregoing disclosure to those skilled in the art that variations and modifications of such embodiments and methods may be made without departing from the spirit and scope of the invention. It is intended that the invention shall be limited only to the extent required by the appended claims and the rules and principles of applicable law.

Claims
  • 1. A method for manufacturing a memory device, the method comprising: performing a shallow trench isolation process on a semiconductor material to form a plurality of active regions over the semiconductor material, the plurality of active regions having a plurality of sharp corners;forming a plurality of isolation regions separating the plurality of active regions, the plurality of sharp corners of the plurality of active regions being exposed during the forming of the plurality of isolation regions;rounding the plurality of sharp corners;filling the plurality of isolation regions with an insulator material;forming a plurality of charge trapping structures over the plurality of active regions, wherein the plurality of charge trapping structures are self-aligned, are separated from each other, and wherein each charge trapping structure corresponds specifically to a different active region of the plurality of active regions; andforming a first layer of semiconductor or conductive material over the charge trapping structure.
  • 2. The method of claim 1, wherein the charge trapping structure is self-aligned by: fabricating a bottom oxide layer;depositing a SiRN layer;depositing a sacrificial top oxide layer;removing at least some portion of the top oxide layer;performing a sacrificial oxide recess; andetching to separate the SiRN layer between a plurality of cells.
  • 3. The method of claim 1 further comprising: performing the shallow trench isolation process before forming the charge trapping structure to expose corners of the active region so that the exposed corners can be rounded through a rounding process.
  • 4. The method of claim 3 further comprising performing at least one liner oxide process to round the exposed corners of the active region.
  • 5. The method of claim 3 further comprising performing at least one cleaning process to round the exposed comers of the active region.
  • 6. The method of claim 1 wherein forming the charge trapping structure comprises: forming a bottom oxide layer over the active region;forming a nitride layer over the first oxide layer; andforming a top block oxide layer over the nitride layer.
  • 7. The method of claim 6, wherein the nitride layer is comprised of silicon rich nitride.
  • 8. The method of claim 6, wherein the nitride layer is comprised of nitride on top of silicon rich nitride.
  • 9. The method of claim 6, wherein the nitride layer is comprised of multiple layers of nitride having different percentages of silicon content.
  • 10. The method of claim 1 further comprising a plurality of periphery integration schemes.
  • 11. The method of claim 10, wherein a first periphery integration scheme comprises: fabricating a top oxide layer;masking an ONO structure;etching the ONO structure;fabricating a first periphery gate oxide layer;etching the periphery gate oxide layer; andfabricating a second periphery gate oxide layer, wherein the second periphery gate oxide layer is thinner than the first periphery gate oxide layer.
  • 12. The method of claim 10, wherein a second periphery integration scheme comprises: depositing a nitride layer;masking an ONO structure;etching the ONO structure;fabricating a first periphery gate oxide layer;fabricating a top oxide layer;masking the gate oxide layer;etching the gate oxide; andfabricating a second periphery gate oxide layer.
CROSS REFERENCES TO RELATED APPLICATIONS

This application is a divisional application of U.S. patent application Ser. No. 11/639,667, entitled “SELF-ALIGNED STI WITH SINGLE POLY FOR MANUFACTURING A FLASH MEMORY DEVICE,” to Fang et al., filed Dec. 15, 2006, which is incorporated by reference in its entireties and for all purposes.

US Referenced Citations (103)
Number Name Date Kind
4935378 Mori Jun 1990 A
4980309 Mitchell et al. Dec 1990 A
5151761 Takebuchi Sep 1992 A
5173436 Gill et al. Dec 1992 A
5523249 Gill et al. Jun 1996 A
5889304 Watanabe et al. Mar 1999 A
5966603 Eitan Oct 1999 A
6001704 Cheng et al. Dec 1999 A
6127215 Joachim et al. Oct 2000 A
6140182 Chen Oct 2000 A
6146975 Kuehne et al. Nov 2000 A
6153494 Hsieh et al. Nov 2000 A
6159801 Hsieh et al. Dec 2000 A
6166409 Ratnam et al. Dec 2000 A
6184085 Jeong Feb 2001 B1
6204530 Choi Mar 2001 B1
6207490 Lee Mar 2001 B1
6222225 Nakamura et al. Apr 2001 B1
6258669 Park Jul 2001 B1
6281050 Sakagami Aug 2001 B1
6355514 Pham Mar 2002 B1
6395592 Wu May 2002 B1
6403421 Ikeda et al. Jun 2002 B1
6417047 Isobe Jul 2002 B1
6448606 Yu et al. Sep 2002 B1
6486508 Lee Nov 2002 B1
6555427 Shimizu et al. Apr 2003 B1
6649472 Hsieh Nov 2003 B1
6677224 Tseng Jan 2004 B2
6682978 Park et al. Jan 2004 B1
6709924 Yu et al. Mar 2004 B1
6720610 Iguchi et al. Apr 2004 B2
6743675 Ding Jun 2004 B2
6768161 Kinoshita Jul 2004 B2
6781189 Taylor Aug 2004 B2
6806163 Wu et al. Oct 2004 B2
6825128 Masuda Nov 2004 B2
6844231 Kim et al. Jan 2005 B2
6891246 Aritome May 2005 B2
6894339 Fan et al. May 2005 B2
6900100 Williams et al. May 2005 B2
6903408 Hsieh Jun 2005 B2
6906378 Sumino et al. Jun 2005 B2
7005714 Ozawa et al. Feb 2006 B2
7009245 Chang Mar 2006 B2
7015099 Kim et al. Mar 2006 B2
7067377 Park et al. Jun 2006 B1
7087950 Willer et al. Aug 2006 B2
7091091 Ding Aug 2006 B2
7135737 Jung Nov 2006 B2
7151295 Yaegashi et al. Dec 2006 B2
7189627 Wu et al. Mar 2007 B2
7205602 Hsieh Apr 2007 B2
7297595 Jung et al. Nov 2007 B2
7358145 Yang Apr 2008 B2
7399674 Chen et al. Jul 2008 B2
7494869 Sato Feb 2009 B2
7560775 Takamura et al. Jul 2009 B2
7719050 Wang May 2010 B1
7985651 Lee et al. Jul 2011 B2
8008153 Lee et al. Aug 2011 B2
8173515 Nakamori et al. May 2012 B2
20020132427 Rudeck et al. Sep 2002 A1
20020153557 Hurst et al. Oct 2002 A1
20020179962 Kinoshita Dec 2002 A1
20030013255 Lojek et al. Jan 2003 A1
20030032260 Ahn et al. Feb 2003 A1
20030080372 Mikolajick May 2003 A1
20030111687 Willer et al. Jun 2003 A1
20030119314 Ogura et al. Jun 2003 A1
20030181020 Ishitsuka et al. Sep 2003 A1
20030208663 Van Buskirk et al. Nov 2003 A1
20030209760 Maruyama Nov 2003 A1
20040048433 Takahashi Mar 2004 A1
20040082141 Mizukoshi Apr 2004 A1
20040097080 Kim et al. May 2004 A1
20040145007 Sumino et al. Jul 2004 A1
20040253831 Sun et al. Dec 2004 A1
20050045963 Lau et al. Mar 2005 A1
20050142765 Joo Jun 2005 A1
20050186739 Wang et al. Aug 2005 A1
20050189582 Mikolajick Sep 2005 A1
20050196935 Ishitsuka et al. Sep 2005 A1
20050287763 Kim et al. Dec 2005 A1
20060099755 Mori May 2006 A1
20060102952 Lee May 2006 A1
20060163202 Shimizu et al. Jul 2006 A1
20060270156 Kim et al. Nov 2006 A1
20060289924 Wang Dec 2006 A1
20060291281 Wang et al. Dec 2006 A1
20070023792 Takamura et al. Feb 2007 A1
20070023815 Oh et al. Feb 2007 A1
20070026632 Yamamoto Feb 2007 A1
20070045717 Parascandola et al. Mar 2007 A1
20070077748 Olligs et al. Apr 2007 A1
20070087523 Yeh et al. Apr 2007 A1
20070099369 Ning May 2007 A1
20080079061 Ding et al. Apr 2008 A1
20080084765 Chang Apr 2008 A1
20080128774 Irani et al. Jun 2008 A1
20080171416 Fang et al. Jul 2008 A1
20080224200 Chen et al. Sep 2008 A1
20100244247 Chang et al. Sep 2010 A1
Non-Patent Literature Citations (10)
Entry
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Mar. 26, 2010; 10 pages.
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Mar. 4, 2009; 7 pages.
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated May 30, 2012; 16 pages.
USPTO Final Rejection for U.S. Appl. No. 11/639,667 dated Jun. 3, 2011; 12 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Jan. 10, 2011; 13 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated May 29, 2013; 15 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Oct. 15, 2009; 7 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Nov. 13, 2008; 5 pages.
USPTO Non-Final Rejection for U.S. Appl. No. 11/639,667 dated Dec. 20, 2011; 17 pages.
USPTO Notice of Allowance for U.S. Appl. No. 11/639,667 dated Sep. 27, 2013; 10 pages.
Related Publications (1)
Number Date Country
20140312409 A1 Oct 2014 US
Divisions (1)
Number Date Country
Parent 11639667 Dec 2006 US
Child 14167845 US