Claims
- 1. A memory device, comprising:a plurality of memory banks, wherein each memory bank is divided into a plurality of memory blocks; and a self-refresh controlling circuit for selecting a memory bank and performing a self-refresh operation of less than all of the memory blocks of the selected bank, wherein the self-refresh controlling circuit performs a self-refresh operation of less than all of the memory blocks of the selected bank by (i) masking a self-refresh address bit and (ii) adjusting a period T of a self-refresh cycle, and wherein the self-refresh is performed for 12n (where n=1,2,3,…)of the memory blocks of the selected bank, and wherein the period T of the self-refresh cycle is adjusted to 2″T.
- 2. A memory device, comprising:a plurality of memory banks, wherein each memory bank is divided into a plurality of memory blocks; and a self-refresh controlling circuit for selecting a memory bank and performing a self-refresh operation of less than all of the memory blocks of the selected bank, wherein the self-refresh controlling circuit comprises: a self-refresh address counter for generating row address data; a self-refresh cycle generating circuit for generating a self-refresh cycle signal; wherein the self-refresh address counter is responsive to a self-refresh command signal to mask one or more bits of the address data, and wherein the self-refresh cycle generating circuit is responsive to the self-refresh command signal to increase the period of the self-refresh cycle signal.
- 3. A method for performing a self-refresh operation in a semiconductor memory device, comprising the steps of:selecting a memory bank, wherein the memory bank is divided into a plurality of memory blocks; and performing a self-refresh operation of less than all of the memory blocks of the selected bank, wherein self-refresh is performed for 12n (where n=1,2,3,…)of the memory blocks of the selected bank, and wherein the period T of the self-refresh cycle is adjusted to 2″T.
- 4. The method of claim 3, wherein the step of performing a self-refresh operation comprises the steps of:masking a self-refresh address bit; and adjusting a period T of a self-refresh cycle.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a Divisional of U.S. application Ser. No. 09/925,812 filed on Aug. 9, 2001 now U.S. Pat. No. 6,590,822, which is based on U.S. Provisional Application No. 60/289,264 filed on May 7, 2001, both of which are fully incorporated herein by reference.
US Referenced Citations (28)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 1 074 993 |
Jul 2001 |
EP |
| 06333390 |
Dec 1994 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/289264 |
May 2001 |
US |