Claims
- 1. A voltage controlled oscillator receiving a reference clock signal produced by a reference clock, the oscillator comprising:
an oscillation circuit that provides an oscillating signal at an output, wherein the oscillation circuit includes at least one adjustable component that is adjustable so as to result in changes in the frequency of the oscillating signal; and at least a first frequency adjustment stage that includes a first counter that receives the oscillating signal and a second counter that receives the reference clock signal, wherein the frequency adjustment stage compares the output of the first and the second counters and produces an adjustment signal that is provided to the oscillation circuit so as to adjust the at least one adjustable component to thereby induce the oscillating signal to correspond to the reference signal.
- 2. The voltage controlled oscillator of claim 1, wherein the correspondence between the oscillating signal and the reference clock signal is a one to one correspondence.
- 3. The voltage controlled oscillator of claim 1, wherein the frequency adjustment stage sequentially compares the output of the first and the second counters and increments the frequency of the oscillating signal until the frequency of the oscillating signal is at least as great as the frequency of the reference clock signal.
- 4. The voltage controlled oscillator of claim 3, wherein the frequency adjustment stage first compares the output of the first and second counters and increments the frequency of the oscillating signal in discrete steps until the frequency of the oscillating signal is at least as great as the frequency of the reference clock signal and then adjusts the frequency of the oscillating signal in an analog manner to induce the oscillating signal to correspond to the reference clock signal.
- 5. The voltage controlled oscillator of claim 1, wherein the oscillation circuit includes a inductive element and a negative resistance element.
- 6. The voltage controlled oscillator of claim 5, wherein the negative resistance element comprises a transistor.
- 7. The voltage controlled oscillator of claim 1, wherein the at least one adjustable component comprises a variable capacitor.
- 8. The voltage controlled oscillator of claim 1, wherein the at least one adjustable component comprises a first adjustable component and a second adjustable component wherein the second adjustable component is adapted to operate with differential control signals.
- 9. The voltage controlled oscillator of claim 8, further comprising a second frequency adjustment stage wherein the second frequency adjustment stage provides the differential control signal.
- 10. The voltage controlled oscillator of claim 1, wherein the counters automatically reset to zero upon overflowing and wherein the first counter is reset in a slave relationship by the second counter upon an overflow condition of the second counter.
- 11. The voltage controlled oscillator of claim 1, wherein the first frequency adjustment stage further comprises a comparison and hold network wherein the comparison and hold network maintains the current adjustment signal until the comparison and hold network determines that the adjustment signal needs to be adjusted.
- 12. The voltage controlled oscillator of claim 11, wherein the comparison and hold network comprises a plurality of flip-flops and gates.
- 13. The voltage controlled oscillator of claim 1, wherein the first frequency adjustment stage further comprises an adjustment signal generator.
- 14. The voltage controlled oscillator of claim 13, wherein the adjustment signal generator comprises a shift register generating a plurality of control words and further comprising a plurality of voltage sources wherein the plurality of voltage sources generate a plurality of discrete control voltages corresponding to each of the plurality of control words.
- 15. A method of regulating a voltage controlled oscillator, the method comprising the steps of:
(i) operating the voltage controlled oscillator at a starting oscillator frequency; (ii) conducting a first race between the oscillator and a reference clock having a frequency, wherein the oscillator frequency is compared to the reference clock frequency; (iii) increasing the frequency of the voltage controlled oscillator by a set amount when race results indicates that the reference clock is faster than the oscillator; and (iv) repeating steps (ii) and (iii) until the frequency of the voltage controlled oscillator is at least as fast as the frequency of the reference clock.
- 16. The method of claim 15, wherein the voltage controlled oscillator is used in a clock multiply unit to generate a differential output clock which is a multiple of the reference clock.
- 17. The method of claim 15, wherein the race is conducted using two counters coupled to the oscillator and the reference clock respectively.
- 18. The method of claim 15, further comprising the step of
(v) comparing the oscillator frequency to the reference clock frequency and adjusting the oscillator frequency such that the oscillator frequency corresponds to the reference clock frequency.
- 19. The method of claim 18, wherein correspondence between the oscillator frequency and the reference clock frequency comprises a one to one correspondence between the frequency and phase of the oscillator and the reference clock.
- 20. A method of performing an automatic search for an operating frequency range of a voltage controlled oscillator, the method comprising:
dividing frequencies into a plurality of overlapping ranges; starting the voltage controlled oscillator with an oscillation frequency corresponding to a midpoint in the lowest range; comparing an output signal of the voltage controlled oscillator with a reference signal; increasing the oscillation frequency to correspond to a midpoint of the next higher range if the frequency of the output signal is lower than the frequency of the reference signal; and repeating the comparison of the output signal to the reference signal and consequent increase in the oscillation frequency to correspond to the midpoint of the next higher range until the frequency of the output signal is higher than the frequency of the reference signal.
- 21. The method of claim 20, wherein the automatic search occurs upon powering up the voltage controlled oscillator.
- 22. The method claim 20, wherein the automatic search is implemented with digital circuitry.
- 23. The method of claim 22, wherein a substantial portion of the digital circuitry is disabled at the end of the automatic search.
- 24. A method of determining the operating frequency range of a voltage controlled oscillator, the method comprising:
dividing frequencies into a plurality of frequency ranges; comparing an output signal of the voltage controlled oscillator with a reference signal; increasing the oscillation frequency to correspond to a frequency within a next higher frequency range if the frequency of the output signal is lower than the frequency of the reference signal; and repeating the comparison of the output signal to the reference signal and consequent increase in the oscillation frequency to correspond to a frequency within the next higher frequency range until the frequency of the output signal is higher than the frequency of the reference signal.
- 25. A digital circuit for initializing a voltage controlled oscillator, the digital circuit comprising:
a first counter incremented by a reference clock; a second counter incremented by an internal clock generated by the voltage controlled oscillator; a comparison circuit which detects occurrences of overflows in the first and second counters; and an n-bit shift register with one of the bits initialized to ‘1’ and the remaining bits initialized to zero, wherein the n-bit shift register is shifted by one bit when the overflow of the first counter leads the overflow of the second counter in a specified time interval.
- 26. The digital circuit of claim 25, wherein the first counter periodically resets the second counter.
- 27. The digital circuit of claim 25, wherein the first counter, the second counter, and the comparison circuit are disabled after a predetermined time.
- 28. The digital circuit of claim 25, wherein position of the ‘1’ in the n-bit shift register determines a voltage level of a control signal applied to the voltage controlled oscillator.
- 29. The digital circuit of claim 25, wherein the digital circuit has a manual mode wherein the n-bit shift register is directly controlled by an input signal.
- 30. A method of initializing a voltage controlled oscillator, the method comprising:
operating the voltage controlled oscillator at a starting frequency; conducting a race between a generated clock and a reference clock for a first interval, wherein the generated clock is referenced to the voltage controlled oscillator output; increasing the frequency of the voltage controlled oscillator by a set amount when race results indicates that the reference clock is faster than the generated clock; repeating the race and any frequency increase resulting from the race results after a second interval, wherein the repetitions occur for a predetermined number of times.
- 31. The method of claim 30, wherein the voltage controlled oscillator is used in a clock multiply unit to generate a differential output clock which is a multiple of the reference clock.
- 32. The method of claim 30, wherein the race is conducted using two counters coupled to the generated clock and the reference clock respectively.
PRIORITY CLAIMS
[0001] The benefit under 35 U.S.C. §119(e) of U.S. Provisional Application No. 60/208,899, filed Jun. 2, 2000, and entitled “MIXED MODE TRANSCEIVER” and of U.S. Provisional Application No. 60/267,366, filed Feb. 7, 2001, and entitled “TRANSCEIVER,” is hereby claimed.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60208899 |
Jun 2000 |
US |
|
60267366 |
Feb 2001 |
US |