Claims
- 1. A four-conductor MRAM device comprising:
an array of memory cells, each of said memory cells including a first magnetic layer, a dielectric, and a second magnetic layer; a plurality of local column sense lines wherein one is electrically connected to said first magnetic layer of said array of memory cells; a plurality of local row sense lines wherein one of said local row sense lines is electrically connected to said second magnetic layer of said array of memory cells; a plurality of global column write lines parallel to said plurality of local column sense lines; a plurality of global row write lines parallel to said plurality of local row sense lines; and wherein (i) said plurality of local column sense lines and said plurality of local row sense lines are connected to read data from said array of memory cells and (ii) said plurality of global column write lines and said plurality of global row write lines are connected to write data to said array of memory cells.
- 2. The device of claim 1 further comprising:
one or more transistors connected between one or more of said local row sense lines and a local read potential voltage.
- 3. The device of claim 2 wherein said one or more transistors are N-channel transistors.
- 4. The device of claim 2 further comprising:
one or more transistors connected to said local row sense lines and to a second read potential voltage.
- 5. The device of claim 4 wherein said one or more transistors connected to the second read potential voltage are long-channel, low-current N-channel transistors.
- 6. The device of claim 4 wherein said one or more transistors connected to the second read potential voltage further comprise:
a gate control that is a row block signal from a row decoder.
- 7. The device of claim 1 where each of said plurality of local column sense line has a thickness of between 5 nanometers (nm) and 50 nm inclusive.
- 8. The device of claim 1 where each of said plurality of local column sense lines is comprised of a very thin conducting material.
- 9. The device of claim 1 wherein each of said plurality of local row sense line has a thickness of between 5 nanometers (nm) and 50 nm inclusive 10. The device of claim 1 wherein each of said plurality of local row sense lines is comprised of a very thin conducting material.
- 11. The device of claim 1 wherein each of said plurality of global column write lines is a low resistance thicker conductor and is electrically insulated from said plurality of local column sense lines.
- 12. The device of claim 1 wherein each of said plurality of global row write lines is a low resistance conductor and is electrically insulated from said plurality of local row sense lines.
- 13 The device of claim 1 wherein said array of memory cells includes stacking planes of memory cells.
- 14. A method for applying read potentials in an array comprised of four-conductor MRAM cells, comprising:
applying a first logic level to selected global row lines; applying a second logic level to selected global column lines; selecting a first group of memory cells, using said selected global column and global row lines; unselecting a second group of memory cells, using said nonselected global column and nonselected global row lines; applying control potentials through row and column taps to control gates within said row and column taps; controlling a potential applied to selected local column and row sense lines; wherein a first potential is applied to said selected local column sense lines and a second potential is applied to said selected local row sense lines; connecting said unselected local word lines to a third logic level; and disconnecting said unselected local column lines from an input terminal of a sense amplifier.
- 15. The method of claim 14 comprising:
providing a limited current through a transistor thereby connecting selected row sense lines to a voltage level.
- 16. The method of claim 14 comprising:
providing a limited current through a transistor thereby connecting unselected row sense lines to a voltage level.
- 17. The method of claim 14 comprising:
providing a limited current through a first transistor thereby connecting selected row sense lines to a first voltage level; and providing a limited current through a second transistor thereby connecting unselected row sense lines to a second voltage level.
- 18. A method for applying write currents in an array comprised of four-conductor MRAM cells, comprising the steps of:
applying a first current to a selected global row line; applying a second current to a selected global column line; selecting a memory cell, using said selected global column and global row lines; applying a control voltage to all local sense row lines; and applying a row block control signal to deactivate all sense amplifiers.
- 19. The method of claim 18 further comprising:
removing said first and said second currents in a proper turn-off sequence.
- 20. The method of claim 18 further comprising providing a current through a transistor thereby connecting selected row sense lines to a voltage level.
RELATED APPLICATIONS
[0001] The present application is related to commonly assigned U.S. patent application Ser. No. ______ [Attorney Docket No. 100203976-1] entitled “SYSTEM FOR AND METHOD OF ACCESSING A FOUR-CONDUCTOR MAGNETIC RANDOM ACCESS MEMORY,” filed on the same date herewith, the disclosure of which is hereby incorporated by reference in its entirety.