System for testing devices inside of carriers

Information

  • Patent Grant
  • 10775408
  • Patent Number
    10,775,408
  • Date Filed
    Monday, August 20, 2018
    6 years ago
  • Date Issued
    Tuesday, September 15, 2020
    4 years ago
  • CPC
  • Field of Search
    • CPC
    • H01L24/14
    • H01L25/0652
    • H01L2924/14
    • H01L21/67775
    • G06F11/263
    • G06F11/2733
    • G06F11/2273
    • G06F11/27
    • G06F30/39
    • G06F8/443
    • G06F11/22
    • G01R31/2834
    • G01R31/318505
    • G01R31/318536
    • G01R1/0433
    • G01R31/2893
    • G01R31/31905
    • G01R31/2601
    • G01R31/2865
    • G01R31/31907
    • G01R31/31908
    • G01R31/2806
    • G01R31/2831
    • G01R31/2851
    • G01R31/31724
    • G01R31/3187
    • G01R1/0408
    • G01R31/2882
    • G01R31/2889
    • G01R31/303
    • G01R31/3177
    • G01R31/318533
    • G01R31/31912
    • G01R31/318357
    • G01R31/318513
    • G01R31/318519
    • G01R31/318525
    • G01R31/318541
    • G01R31/318544
    • G01R31/318577
    • G11C29/56
    • G11C2029/5602
    • G11C29/56016
  • International Classifications
    • G01R31/04
    • G01R1/04
    • G01R31/3185
    • Term Extension
      127
Abstract
An example test system includes a test carrier to receive a device to test. The test carrier includes test components to perform at least a structural test on the device. The example test system also includes a slot to receive the test carrier. The slot includes an interface to which the test carrier connects to enable the test carrier to communicate with a system that is part of the test system or external to the test system.
Description
TECHNICAL FIELD

This specification relates generally to a test system having test carriers that include electronics for testing devices inside the test carriers.


BACKGROUND

Test systems are configured to test the operation of electronic devices, such as microprocessors and memory chips. Testing may include sending signals to a device and determining how the device reacted to those signals based on its response. The device's reaction will dictate whether the device has passed or failed testing.


SUMMARY

An example test system includes a test carrier to receive a device to test. The test carrier includes test components to perform at least a structural test on the device. The example test system also includes a slot to receive the test carrier. The slot includes an interface to which the test carrier connects to enable the test carrier to communicate with a system that is part of the test system or external to the test system. The example test system may include one or more of the following features, either alone or in combination.


The structural test may be for performing component-level testing on the device. The structural test may include a parametric test. The structural test may include a scan test. The test components may be configured to perform a functional test on the device. The functional test may be for performing system-level testing on the device. The functional test may include providing an input to the device, obtaining an output based on the input, and determining whether the device has passed the functional test based on the output.


The example test system may include a printed circuit board (PCB) having the test components to perform at least a structural test on the device. The example test system may include robotics to move the test carrier into, and out of, the slot.


The example test system may include one or more additional test carriers. Each of the one or more additional test carriers may be configured to receive a different device to test. Each additional test carrier may include test components to perform at least a structural test on a different device. The example test system may include one or more additional slots. Each of the one or more additional slots may be configured to receive a target test carrier among the one or more additional test carriers. Each slot may include an interface to which the individual test carrier connects to enable the target test carrier to communicate with the system that is part of the test system or external to the test system.


Each test carrier may include a same type of test components. At least some of the additional test carriers may include different types of test components configured to perform different types of tests.


The device may be a first device. The test carrier may include a first receptacle to receive the first device and a second receptacle to receive a second device to test. The test components may be configured also to test the second device. The test components may be configured may be perform a same type of test on the first device and the second device. The test components may be configured to perform different types of tests on the first device and the second device. The different types of test may be performed asynchronously.


The test components may include memory storing data representing test stimulus vectors for use in the structural test. The test components may include one or more processing devices configured to execute instructions to perform to the structural test. The test components may include memory storing test results based on performance of the structural test. The test components may include an interface to enable exchange of communications with the system. The system may include a computing system. The communications may include instructions for performing testing originating at the computing system. The test results may originate at the test carrier.


The test components may include memory storing instructions comprising one or more test programs, and one or more processing devices to execute the instructions to perform the structural test on the device. The instructions define a test flow.


The system may include a computing system. The test carrier may be configured to receive, from the computing system, commands to change the test flow.


An example method includes receiving a device to test in a test carrier. The test carrier includes test components that perform at least a structural test on the device. The example method also includes receiving the test carrier in a slot. The slot includes an interface to which the test carrier connects to communicate with a system that is part of a test system or external to the test system. The test carrier communicates with the system based on the structural test. The example method may include one or more of the following features, alone or in combination.


The structural test may perform component-level testing on the device. The structural test may include a parametric test. The structural test may include a scan test. The test components may perform a functional test on the device. The functional test may perform system-level testing on the device. The functional test may provide an input to the device, obtain an output based on the input, and determine whether the device has passed the functional test based on the output.


An example test system includes means for receiving a device to test, where the means for receiving the device includes test components to perform at least a structural test on the device; means for receiving the test carrier, where the means for receiving the test carrier includes an interface to which the test carrier connects to enable the test carrier to communicate with a system that is part of the test system or external to the test system; and means for moving the test carrier into, and out of, the slot. The example test system may include one or more of following features, alone or in combination.


The example test system may include means for moving the device into, and out of, the means for receiving the device. The test components may be configured also to perform a functional test on the device.


Any two or more of the features described in this specification, including in this summary section, can be combined to form implementations not specifically described herein.


The systems and processes described herein, or portions thereof, can be implemented as/controlled by a computer program product that includes instructions that are stored on one or more non-transitory machine-readable storage media, and that are executable on one or more processing devices to control (e.g., coordinate) the operations described herein. The systems and processes described herein, or portions thereof, can be implemented as an apparatus, method, or electronic system that can include one or more processing devices and memory to store executable instructions to implement various operations.


The details of one or more implementations are set forth in the accompanying drawings and the description below. Other features, objects, and advantages will be apparent from the description and drawings, and from the claims.





DESCRIPTION OF THE DRAWINGS


FIG. 1 is a perspective view of an example carrier for a test system.



FIG. 2 is a perspective view of an example test system.



FIGS. 3 and 4 are perspective views showing examples of internal components of the test system of FIG. 2 at different configurations during operation.





Like reference numerals in different figures indicate like elements.


DETAILED DESCRIPTION

Described herein are example implementations of a carrier-based test system (“test system”). An example of such a test system includes a test carrier to receive a device to test. The test carrier includes electronics that comprise test components to perform at least a structural test on the device. A structural test includes testing individual components of the device. The test carrier may also include electronics comprising test components to perform a functional test on the device. A functional test includes testing an overall operation of the device. The test system includes a test slot (“slot”) to receive the test carrier. The slot includes an interface to which the test carrier connects to enable the test carrier to communicate with a system that is part of the test system or external to the test system. Robotics may be configured and controlled to move the test carrier into, and out of, the slot during a testing process.



FIG. 1 shows an example of a test carrier 1. In some implementations, test carrier 1 is self-contained, portable, and movable into, and out of, a slot. Test carrier 1 includes electronics 2 comprising test components configured to perform structural tests, functional tests, or both structural and functional tests on a device held in the test carrier. In this regard, test carrier 1 includes receptacles for holding devices to test. The receptacles contain one or more interfaces that are configured to connect devices to the test carrier both mechanically and electrically. In test carrier 1, the receptacles include two test sockets 3 and 4 arranged along the test carrier's longitudinal dimension. Although two test sockets are shown, other implementations of the test carrier may contain more than, or fewer than, two test sockets. The test sockets may also be arranged differently than as shown in FIG. 1. For example, the test sockets may be arranged along the lateral dimension.


As noted, example electronics 2 may be incorporated into the test carrier itself to perform one or more tests on a device in a test socket. Electronics 2 are internal to the test carrier, and are shown in block form in FIG. 1. Electronics 2 may be included on a printed circuit board (PCB) that is part of the test carrier.


Electronics 2 may include memory 5 storing data representing test stimulus vectors for use in a structural test, a functional test, or both a structural test and a functional test. Circuitry, such as that described below, may retrieve all or some of the data from memory and generate stimulus signals or test data based on the retrieved data.


Electronics 2 may include scan test circuitry 6. Generally, an example scan test includes gaining access to internal nodes of device under test (DUT), shifting bits into registers in those internal nodes, and monitoring the response of those internal nodes to the bits in the registers. In an example scan testing system, memory elements, such as latches or flip-flops, are connected to form a shift register, called a scan register. The internal state of a DUT may be controlled by shifting, into the scan register, test data for application to individual components of the DUT. The states of the individual components may be obtained by shifting-out data stored in the scan register.


An example of a scan test system that may be implemented using scan test circuitry 6 includes a level sensitive scan design system (LSSD). In an example LSSD, shift register latches operate as basic building blocks in a logic organization. Clock trains control groups of the shift register latches to shift data into, and out of, the shift register latches. Independent accessing and controls are also provided for these latches for independent scan-in/scan-out functions to be performed.


Electronics 2 may include a parametric measurement unit (PMU) 7 for performing parametric tests on a device in a socket. An example type of PMU that may be used includes a per-pin PMU (PPMU). Example parametric tests may include DC (direct current) parametric tests, AC (alternating current) parametric tests, or both AC and DC parametric tests. In a parametric test, the parametric measurement unit forces a current or voltage stimulus signal to a pin on the DUT, measures a response to the stimulus signal, and compares the measurement to an expected metric.


In this regard, the response to the stimulus signal may include electrical signals. An electrical signal includes informational content—data transmitted, for example. Electrical signals also include associated parametric information, such as signal-to-noise ratio, modulation amplitude, extinction ratio, wavelength, rise time, fall time, slew rate, or any other characteristic relating to a wave or the wave's shape. The PMU may obtain the parametric information from the electrical signals sent in response to stimulus signals, and compare the parametric information to one or more expected metrics. If the parametric information is deemed to be acceptable, components of the DUT associated with the pin that receives the input signals may pass testing. Otherwise, those components may fail testing. The PMU may also determine whether the information content of the electrical signals sent in response to the stimulus signals is as expected. For example, the voltage or current of the electrical signal may be compared to reference voltages or currents. If the informational content is deemed to be acceptable, components of the DUT associated with the pin that receives the input signals may pass testing. Otherwise, those components may fail testing.


Electronics 2 may include one or more processing devices, such as microprocessor 8. Microprocessor 8 may be configured—for example, programmed—with instructions to implement structural tests, functional tests, or both structural and functional tests on a DUT in a test carrier socket. As noted, a structural test includes performing component-level testing on the device. A functional test includes performing system-level testing on the device. An example functional test includes providing an input—such as a stimulus signal—to the DUT, obtaining an output from the DUT based on the input, and determining whether the device has passed the functional test based on the output. For example, the output may be compared to one or more metrics by the microprocessor. If the comparison indicates that the DUT's output is within an acceptable range, the DUT passes testing. Otherwise, the DUT fails. In a functional test, multiple outputs may be obtained from the same DUT and compared to one or more metrics as part of the testing process.


As described below, a test system may include multiple test carriers, such as the test carrier shown in FIG. 1. In some implementations, two or more different test carriers in the same test system may include different types or numbers of test components to perform structural tests, functional tests, or both structural and functional tests on a device held in the test carrier. In some implementations, two or more different test carriers in the same test system may include the same types or numbers of test components to perform structural tests, functional tests, or both structural and functional tests on a device held in the test carrier. In some implementations, all test carriers in the same test system may include the same types or numbers of test components to perform structural tests, functional tests, or both structural and functional tests on a device held in the test carrier.


As noted, the example test carrier of FIG. 1 includes two test sockets, each for housing a different DUT. The testing performed on the two DUTs may be the same type of testing or different types of testing. For example, parametric tests may be performed on one DUT while scan tests are performed on a different DUT. For example, functional tests may be performed on one DUT while structural tests are performed on a different DUT. The two DUTs may be tested synchronously or asynchronously. The preceding is also true for test carriers that are configured to hold and to test, more than two DUTs. For example, testing performed on all DUTs in the test carrier may be the same type of testing or different types of testing. For example, parametric tests may be performed on one or more DUTs while scan tests are performed on one or more different DUTs. For example, functional tests may be performed on one or more DUTs while structural tests are performed on one or more different DUTs. The multiple DUTs may be tested synchronously or asynchronously. In some implementations, structural testing and functional testing may be performed simultaneously or contemporaneously on the same DUT. For example, structural and functional testing may be performed on the same DUT at the same time, or parts of the structural and functional testing may overlap in time.


In some implementations, testing performed on the test carriers may be initiated by, or controlled by, a computing system that is external to the test carrier but that is in communication with the test carrier. Example implementations of such a computing system are described herein. In some implementations, testing performed on the test carriers may be initiated by, or controlled by, electronics that is external to the test carrier but that is in communication with the test carrier. Example implementations of such electronics include components in a rack that holds the test carrier


The testing performed by the test carriers may be independent of, or may complement, other testing performed by the test system. For example, as described below, the test system may perform tests on DUTs in a test carrier while the test carrier is inside a slot of the test system. The testing may be conducted by electronics contained in the slot or in a test rack holding the slot. The tests may include structural tests, functional tests, or both structural test and functional tests.


As noted, the testing performed on the test carriers may complement other testing performed by the test system. For example, outputs from the testing performed on the test carriers may be provided to the electronics contained in the slot, electronics contained in the test rack holding the slot, or the computing system. The electronics contained in the slot, electronics contained in the test rack holding the slot, or the computing system may analyze those outputs or integrate those outputs into test results generated separately by the electronics contained in the slot, electronics contained in the test rack holding the slot, or the computing system. Likewise, the electronics contained in the slot, electronics contained in the test rack holding the slot, or the computing system may output test results to components (electronics 2) on the test carrier. The components may use those external test results when performing on-carrier tests of a DUT.



FIGS. 2 to 4 show components of an example test system 10 in which the test carrier described above and with respect to FIG. 1 may be used. In some implementations, the example test system is modular, enabling the test system to accommodate various testing requirements. Each unit of the test system is referred to as a slice. Two or more slices may be combined and controlled to operate in concert (e.g., dependently) or independently to perform testing operations.


Referring to FIGS. 2 and 3, example test system 10 includes five stages (or zones) per slice; however, any appropriate number of stages may be included in the test system. In an example implementation, the five stages include an input/output (I/O) stage 14 a transport stage 17, a loading stage 18, an insertion stage 19, and a test stage 20. The definitions of the various stages are not meant to be limiting, and one or more components may perform functions in two or more of the stages. In some implementations, different stages are configured to operate with different levels of precision. For example, higher levels of precision (e.g., down to the micron level) may be used in the loading stage, whereas lower levels of precision may be used in some or all other stages. System components, such as mechanical components, may be configured for operation within tolerances that enable lower levels of precision in some stages. By relegating higher precision to stages that may require it, the cost and complexity of the test system can be controlled in some cases.


Computing system 45 communicates with test system 10 to control, and to coordinate operations of, test system 10. Computing system 45 may include one or more processing devices, examples of which are described herein. Communications between test system 10 and computing system 45 are represented by dashed arrow 46.


The different stages of the test system may operate independently and contemporaneously. In the example of FIG. 3, each stage includes two parallel paths 21 and 22. Each of the parallel paths includes automation, such as robotics, to pass test carriers, devices, or both between adjacent stages. Operation of the different stages independently, contemporaneously, and in the parallel paths may support higher testing throughput and speed than some comparable test systems


In the example of FIG. 2, I/O stage 14 includes, but is not limited to, feeders for receiving trays of tested devices, and for providing trays of untested devices to the test system. In the example of FIG. 2, there are three feeders 23, 24, 25 per slice; however, the system is not limited to use with three feeders. A first feeder 23 is for trays containing untested devices; a second feeder 24 is for trays containing tested devices that have not passed testing, and a third feeder 25 is for trays containing devices that have passed testing. In this example, feeder 23 is loaded manually with trays of untested devices. A tray among a stack of trays containing untested devices is fed from feeder 23 to the transport stage 17. After all devices on that tray have been forwarded for testing, and the tray is empty, the tray is retracted into the feeder and a new tray containing untested devices is fed to the transport stage. After devices have been loaded onto that tray following testing, and the tray is full (in some implementations), the tray is retracted into the feeder and a new, empty tray is fed from the I/O stage to the transport stage from either feeder 24 or 25. In this example, operations of feeders 24 and 25 are the same for trays containing devices that have passed testing and trays containing devices that have not passed testing.


In this example, transport stage 17 includes, but is not limited to, a transport robot 30 (e.g., FIG. 3) and two device shuttles 31, 32 (e.g., FIG. 4). The two device shuttles provide parallel transport paths, both into, and out of, the loading stage 18 described below, and support testing throughput and redundant reliability in some examples. Transport robot 30 is controllable to pick untested devices from a tray 34 (e.g., FIG. 3) and to place the untested devices onto device shuttles 31 and/or 32 (e.g., FIG. 4). Transport robot 30 is controllable to pick tested devices from device shuttles 31 and 32, and to place the tested devices into an appropriate one of trays 35 or 36, depending upon whether a particular device has passed testing or has not passed testing. In some implementations, transport robot 30 may pick and hold the device through air suction or using mechanical grips or other mechanical mechanisms.


In some implementations, the two devices shuttles may be configured and controlled to operate in parallel, independently, contemporaneously, and/or concurrently. For example, the transport robot may provide one device shuttle with devices to be tested, while removing devices that have been tested from another device shuttle. The two devices shuttles may be configured to move between the loading stage and the transport stage independently, in parallel, contemporaneously, and/or concurrently. For example, one device shuttle may transport devices to be tested from the transport stage towards, and to, the loading stage, while the other device shuttle transports devices that have been tested away from the loading stage and to the transport stage. In addition, one device shuttle may be stationary while the other device shuttle is moving. For example, one device shuttle may receive devices to be tested while the other device shuttle transports devices to or from the loading stage.


In some implementations, loading stage 18 includes, but is not limited to, loading robots 48, 49 and an area for loading devices into, and unloading devices from, test carriers, such as 50 and 51. In this example, there are two loading robots per slice; however, the test system may include any appropriate number of loading robots. In this example, loading robots 48, 49 are configured to move in the X dimension and also in the Z dimension to perform pick-and-place operations on devices. For example, untested devices are picked-up from a shuttle and moved into a test carrier for testing, and tested devices are picked-up from a test carrier and moved to a shuttle.


In the example of FIGS. 3 and 4, two test arms 77, 78 are shown per slice; however, the test system may include any appropriate number of test arms. The test arms are movable in all three dimensions—X, Y and Z, including rotations and flipping, in order to insert test carriers containing untested device into test slots in the test rack, and to extract, or to remove, test carriers containing tested devices from the test slots in the test rack. Test carriers containing tested devices are moved back to the loading stage, where the devices are unloaded onto shuttles by the loading robots.


Each test arm is configured to hold two test carriers at the same time—one on each face or side of the test arm. In some implementations, each side of a test arm (e.g., 77 or 78) includes a test carrier-holding receptacle, such as a gripper, for receiving, for holding, and for releasing a test carrier. In an example, the gripper is spring-loaded to accept a test carrier containing untested devices from a test carrier shuttle, and to release a test carrier containing tested to device to the (same or different) test carrier shuttle. The test carrier shuttle may be configured to control opening and closing of each gripper. A test carrier shuttle 82 may move the test carrier between the test arm and loading position.


Test rack 80 includes multiple test slots. Test carriers 81 are shown inside corresponding slots of the test rack. Each test slot may be configured and controllable to test devices in the test sockets on a test carrier, and to report the test results back to the computing system controlling the test system. The computing system keeps track of which devices passed testing and which devices failed testing, sorts the devices accordingly, and reports the test results. A test slot in the test rack is serviced by a test arm. In some implementations, during testing, a test slot always remains occupied except for the short time during which test carriers are exchanged in the test slot. For example, a test arm 77 or 78 may arrive at a test slot while holding a test carrier containing untested devices, extract a test carrier containing tested devices from the test slot, and insert the test carrier containing untested devices into that same test slot from which the other test carrier was extracted. Thus, except for the time between the removal and insertion of the test carriers, the test slot remains occupied. Each test slot in the test rack may be serviced in this manner to enhance testing throughput. Examples of how test carriers are inserted and extracted are provided below.


In operation, a test arm 77 or 78 moves—e.g., flips and rotates—to position itself to pick-up a test carrier containing untested devices from a test carrier shuttle such as test carrier shuttle 50, and to deposit the test carrier containing tested devices onto the (same or different) test carrier shuttle. In this example, the test carrier rotates (e.g., about 180°) and flips. The rotation is about a longitudinal axis of the test arm and the flipping includes a rotation in the Y dimension. As a result of this movement, an empty, first gripper on the test arm is in position to pick-up a test carrier containing untested devices from the test carrier shuttle. Accordingly, the first gripper is controlled to pick-up the test carrier containing untested devices from the test carrier shuttle. The test arm then rotates along its longitudinal axis at a point above, or proximate to, the test carrier shuttle to position a test carrier containing tested devices for deposit onto the test carrier shuttle. A second gripper on the test arm that is holding the test carrier is opened, resulting in the test carrier containing the tested devices being deposited on the test carrier shuttle. Thereafter, the test carrier shuttle transports the test carrier containing the tested devices to the loading stage.


At this time, therefore, the second gripper is empty and the first gripper holds a test carrier containing untested devices. Accordingly, the test arm rotates and flips to position the test arm to service a test slot. The test arm may also move vertically to position itself in front of a target test slot to be serviced. This rotation and flipping is opposite to the rotation and flipping performed to position the test arm above the test carrier shuttle. Thus, the test arm is positioned to extract, or to receive, from the target test slot, a test carrier containing devices that have been tested. The test carrier containing devices that have been tested is received into the theretofore empty second gripper. Following receipt of the test carrier containing devices that have been tested, the test arm rotates to position the test carrier in the first gripper, which contains devices that have not been tested, into position for insertion into the same test slot. Thereafter, the test carrier containing devices that have not been tested is pushed into that test slot, and the foregoing operations are repeated, slot-by-slot.


Example implementations of a system like that of FIGS. 2 to 4 are described in U.S. patent application Ser. No. 15/688,112, which was filed on Aug. 28, 2017 and which is titled “Calibration Process For An Automated Test System”. U.S. patent application Ser. No. 15/688,112 is incorporated herein by reference. For example, the robotics and other components of input/output (I/O) stage 14, transport stage 17, loading stage 18, insertion stage 19, and test stage 20 are incorporated by reference into this application from U.S. patent application Ser. No. 15/688,112.


As noted, FIG. 4 shows an example of a test carrier 51. As also noted, test sockets and electronics are included in the test carrier. In some implementations, a test socket is device-specific. For example, the test socket may contain electrical contacts that are complementary to corresponding electrical contacts on a device under test (DUT). Among other things, the loading robots may be configured to place untested devices into test sockets, and to remove tested devices from test sockets. The test sockets are included in the test carrier, and contain walls that may guide devices under test into position so that electrical contacts in the test carrier test socket and electrical contacts on the device under test align. In some implementations, for example, where the electrical contacts are relatively large, the loading robots may not require a high level of precision, and the test socket walls may play a prominent role in guiding devices under test into position so that electrical contacts in the test carrier test socket and electrical contacts on the device under test align.


After an untested device reaches a resting position within the test socket, a socket cap is placed over the test socket, among other things, to apply pressure to the device to cause the electrical contacts in the device under test to mate to the complementary electrical contacts in the test carrier. In some implementations, the socket cap may include memory storing executable instructions that are usable by the device or by a microprocessor on the carrier during test. For example, the executable instructions may include operational instructions, test routines, and so forth. Accordingly, the socket cap may also include electrical contacts that mate to complementary electrical contacts on the device and/or the test carrier. In some implementations, the socket cap exerts of force on the device in order to implement the various electrical connections; any appropriate amount of force may be applied to implement connections. In some implementations, as described herein, the socket cap may be, or include, a kinematic mount, that applies the force via a compression spring.


Other test systems in which the test carrier described above and with respect to FIG. 1 may be used include, but are not limited to, the disk drive test system described in U.S. Pat. No. 7,848,106, which issued on Dec. 7, 2010, and which is titled “Temperature Control Within Disk Drive Testing Systems”. U.S. Pat. No. 7,848,106 is incorporated herein by reference. For example, the robotics and test slots are incorporated by reference into this application from U.S. Pat. No. 7,848,106.


The example systems described herein may be implemented using, and/or controlled using, one or more computer systems comprising hardware or a combination of hardware and software. For example, a system like the ones described herein may include various controllers and/or processing devices located at various points in the system to control operation of the automated elements. A central computer may coordinate operation among the various controllers or processing devices. The central computer, controllers, and processing devices may execute various software routines to effect control and coordination of the various automated elements.


The example systems described herein can be controlled, at least in part, using one or more computer program products, e.g., one or more computer program tangibly embodied in one or more information test carriers, such as one or more non-transitory machine-readable media, for execution by, or to control the operation of, one or more data processing apparatus, e.g., a programmable processor, a computer, multiple computers, and/or programmable logic components.


A computer program can be written in any form of programming language, including compiled or interpreted languages, and it can be deployed in any form, including as a stand-alone program or as a module, component, subroutine, or other unit suitable for use in a computing environment. A computer program can be deployed to be executed on one computer or on multiple computers at one site or distributed across multiple sites and interconnected by a network.


Actions associated with implementing all or part of the testing can be performed by one or more programmable processors executing one or more computer programs to perform the functions described herein. All or part of the testing can be implemented using special purpose logic circuitry, e.g., an FPGA (field programmable gate array) and/or an ASIC (application-specific integrated circuit).


Processors suitable for the execution of a computer program include, by way of example, both general and special purpose microprocessors, and any one or more processors of any kind of digital computer. Generally, a processor will receive instructions and data from a read-only storage area or a random access storage area or both. Elements of a computer (including a server) include one or more processors for executing instructions and one or more storage area devices for storing instructions and data. Generally, a computer will also include, or be operatively coupled to receive data from, or transfer data to, or both, one or more machine-readable storage media, such as mass storage devices for storing data, e.g., magnetic, magneto-optical disks, or optical disks. Machine-readable storage media suitable for embodying computer program instructions and data include all forms of non-volatile storage area, including by way of example, semiconductor storage area devices, e.g., EPROM, EEPROM, and flash storage area devices; magnetic disks, e.g., internal hard disks or removable disks; magneto-optical disks; and CD-ROM and DVD-ROM disks.


Any “connection” as used herein may imply a direct physical connection or a wired or wireless connection that includes or does not include intervening components but that nevertheless allows signals to flow between connected components.


Elements of different implementations described herein may be combined to form other embodiments not specifically set forth above. Elements may be left out of the structures described herein without adversely affecting their operation. Furthermore, various separate elements may be combined into one or more individual elements to perform the functions described herein.

Claims
  • 1. A test system comprising: a test carrier to receive a device to test, the test carrier comprising test components to perform, on the test carrier, at least a structural test on the device; anda slot in a test rack, the slot being configured to receive the test carrier, the slot being configured to connect to the test carrier to enable the test carrier to communicate with a system that is part of the test system or external to the test system;wherein at least the structural test is independent of testing performed on the device by components that are not on the test carrier when the test carrier is in the slot.
  • 2. The test system of claim 1, wherein the test components comprise test electronics, and wherein the structural test is for performing component-level testing on the device.
  • 3. The test system of claim 1, wherein the structural test comprises a parametric test.
  • 4. The test system of claim 1, wherein the structural test comprises a scan test.
  • 5. The test system of claim 1, wherein the test components comprise test electronics, and wherein the test components are configured to perform a functional test on the device.
  • 6. The test system of claim 5, wherein the functional test is for performing system-level testing on the device.
  • 7. The test system of claim 5, wherein the functional test comprises providing an input to the device, obtaining an output based on the input, and determining whether the device has passed the functional test based on the output.
  • 8. The test system of claim 1, wherein the test carrier comprises a printed circuit board (PCB) for holding test electronics comprising the test components to perform at least the structural test on the device.
  • 9. The test system of claim 1, further comprising: robotics to move the test carrier into, and out of, the slot.
  • 10. The test system of claim 1, wherein the test carrier is a first test carrier, the device is a first device, and the slot is a first slot; and wherein the test system further comprises: one or more additional test carriers, each of the one or more additional test carriers to receive a different device to test, each additional test carrier comprising test components to perform at least a structural test on a different device; andone or more additional slots, each of the one or more additional slots to receive a target test carrier among the one or more additional test carriers, each slot being configured to enable the target test carrier to communicate with the system that is part of the test system or external to the test system.
  • 11. The test system of claim 10, wherein each test carrier comprises a same type of test components.
  • 12. The test system of claim 10, wherein at least some of the additional test carriers comprise different types of test components configured to perform different types of tests.
  • 13. The test system of claim 1, wherein the device is a first device; wherein the test carrier comprises a first receptacle to receive the first device and a second receptacle to receive a second device to test; andwherein the test components are configured also to test the second device.
  • 14. The test system of claim 13, wherein the test components are configured to perform a same type of test on the first device and the second device.
  • 15. The test system of claim 13, wherein the test components are configured to perform different types of tests on the first device and the second device.
  • 16. The test system of claim 15, wherein the different types of test are performed asynchronously.
  • 17. The test system of claim 1, wherein the test components comprise memory storing data representing test stimulus vectors for use in the structural test.
  • 18. The test system of claim 1, wherein the test components comprise one or more processing devices configured to execute instructions to perform to the structural test.
  • 19. The test system of claim 1, wherein the test components comprise memory storing test results based on performance of the structural test.
  • 20. The test system of claim 19, wherein the test components comprise an interface to enable exchange of communications with the system, the system comprising a computing system, the communications comprising instructions for performing testing originating at the computing system, the test results originating at the test carrier.
  • 21. The test system of claim 1, wherein the test components comprise: memory storing instructions comprising one or more test programs; andone or more processing devices to execute the instructions to perform the structural test on the device, the instructions defining a test flow.
  • 22. The test system of claim 21, wherein the system comprises a computing system; and wherein the test carrier is configured to receive, from the computing system, commands to change the test flow.
  • 23. A method comprising: receiving a device to test in a test carrier, the test carrier comprising test components to perform at least a structural test on the device;performing, in the test carrier, at least the structural test on the device;receiving the test carrier in a slot of a test rack, the slot being configured to enable the test carrier to communicate with a system that is part of a test system or external to the test system; andthe test carrier communicating with the system based on the structural test;wherein at least the structural test is independent of testing performed on the device by components that are not on the test carrier when the test carrier is in the slot.
  • 24. The method of claim 23, wherein the structural test performs component-level testing on the device.
  • 25. The method of claim 23, wherein the structural test is a parametric test.
  • 26. The method of claim 23, wherein the structural test is a scan test.
  • 27. The method of claim 23, wherein the test components comprise test electronics, and wherein the test components perform a functional test on the device.
  • 28. The method of claim 27, wherein the functional test performs system-level testing on the device.
  • 29. The method of claim 27 wherein the functional test provides an input to the device, obtains an output based on the input, and determines whether the device has passed the functional test based on the output.
  • 30. A test system comprising: a test carrier for receiving a device to test, the test carrier comprising test components to perform, on the test carrier, at least a structural test on the device;means for receiving the test carrier, the means for receiving the test carrier being configured to enable the test carrier to communicate with a system that is part of the test system or external to the test system; andmeans for moving the test carrier into, and out of, the means for receiving;wherein at least the structural test is independent of testing performed on the device by components that are not on the test carrier when the test carrier is in the means for receiving.
  • 31. The test system of claim 30, further comprising: means for moving the device into, and out of, the test carrier.
  • 32. The test system of claim 30, wherein the test components are configured also to perform a functional test on the device.
US Referenced Citations (505)
Number Name Date Kind
557186 Cahill Mar 1896 A
2224407 Passur Dec 1940 A
2380026 Clarke Jul 1945 A
2631775 Gordon Mar 1953 A
2635524 Jenkins Apr 1953 A
3120166 Lyman Feb 1964 A
3360032 Sherwood Dec 1967 A
3364838 Bradley Jan 1968 A
3517601 Courchesne Jun 1970 A
3845286 Aronstein et al. Oct 1974 A
4147299 Freeman Apr 1979 A
4233644 Hwang et al. Nov 1980 A
4336748 Martin et al. Jun 1982 A
4379259 Varadi et al. Apr 1983 A
4477127 Kume Oct 1984 A
4495545 Dufresne et al. Jan 1985 A
4526318 Fleming et al. Jul 1985 A
4620248 Gitzendanner Oct 1986 A
4648007 Garner Mar 1987 A
4654727 Blum et al. Mar 1987 A
4654732 Mesher Mar 1987 A
4665455 Mesher May 1987 A
4683424 Cutright et al. Jul 1987 A
4685303 Branc et al. Aug 1987 A
4688124 Scribner et al. Aug 1987 A
4700293 Grone Oct 1987 A
4713714 Gatti et al. Dec 1987 A
4739444 Zushi et al. Apr 1988 A
4754397 Varaiya et al. Jun 1988 A
4768285 Woodman, Jr. Sep 1988 A
4775281 Prentakis Oct 1988 A
4778063 Ueberreiter Oct 1988 A
4801234 Cedrone Jan 1989 A
4809881 Becker Mar 1989 A
4817273 Lape et al. Apr 1989 A
4817934 McCormick et al. Apr 1989 A
4851965 Gabuzda et al. Jul 1989 A
4881591 Rignall Nov 1989 A
4888549 Wilson et al. Dec 1989 A
4911281 Jenkner Mar 1990 A
4967155 Magnuson Oct 1990 A
5012187 Littlebury Apr 1991 A
5045960 Eding Sep 1991 A
5061630 Knopf et al. Oct 1991 A
5094584 Bullock Mar 1992 A
5119270 Bolton et al. Jun 1992 A
5122914 Hanson Jun 1992 A
5127684 Klotz et al. Jul 1992 A
5128813 Lee Jul 1992 A
5136395 Ishii et al. Aug 1992 A
5143193 Geraci Sep 1992 A
5158132 Guillemot Oct 1992 A
5168424 Bolton et al. Dec 1992 A
5171183 Pollard et al. Dec 1992 A
5173819 Takahashi et al. Dec 1992 A
5176202 Richard Jan 1993 A
5205132 Fu Apr 1993 A
5206772 Hirano et al. Apr 1993 A
5207613 Ferchau et al. May 1993 A
5210680 Scheibler May 1993 A
5237484 Ferchau et al. Aug 1993 A
5263537 Plucinski et al. Nov 1993 A
5268637 Liken et al. Dec 1993 A
5269698 Singer Dec 1993 A
5295392 Hensel et al. Mar 1994 A
5309323 Gray et al. May 1994 A
5325263 Singer et al. Jun 1994 A
5343403 Beidle et al. Aug 1994 A
5349486 Sugimoto et al. Sep 1994 A
5368072 Cote Nov 1994 A
5374395 Robinson et al. Dec 1994 A
5379229 Parsons et al. Jan 1995 A
5398058 Hattori Mar 1995 A
5412534 Cutts et al. May 1995 A
5414591 Kimura et al. May 1995 A
5426581 Kishi et al. Jun 1995 A
5469037 McMurtrey, Sr. et al. Nov 1995 A
5477416 Schkrohowsky et al. Dec 1995 A
5484012 Hiratsuka Jan 1996 A
5486681 Dagnac et al. Jan 1996 A
5491610 Mok et al. Feb 1996 A
5543727 Bushard et al. Aug 1996 A
5546250 Diel Aug 1996 A
5557186 McMurtrey, Sr. et al. Sep 1996 A
5563768 Perdue Oct 1996 A
5570740 Flores et al. Nov 1996 A
5593380 Bittikofer Jan 1997 A
5601141 Gordon et al. Feb 1997 A
5604662 Anderson et al. Feb 1997 A
5610893 Soga et al. Mar 1997 A
5617430 Angelotti et al. Apr 1997 A
5644705 Stanley Jul 1997 A
5646918 Dimitri et al. Jul 1997 A
5654846 Wicks et al. Aug 1997 A
5673029 Behl et al. Sep 1997 A
5694290 Chang Dec 1997 A
5703843 Katsuyama et al. Dec 1997 A
5718627 Wicks Feb 1998 A
5718628 Nakazato et al. Feb 1998 A
5731928 Jabbari et al. Mar 1998 A
5751549 Eberhardt et al. May 1998 A
5754365 Beck et al. May 1998 A
5761032 Jones Jun 1998 A
5793610 Schmitt et al. Aug 1998 A
5811678 Hirano Sep 1998 A
5812761 Seki et al. Sep 1998 A
5813817 Matsumiya et al. Sep 1998 A
5819842 Potter et al. Oct 1998 A
5831525 Harvey Nov 1998 A
5851143 Hamid Dec 1998 A
5859409 Kim et al. Jan 1999 A
5859540 Fukumoto Jan 1999 A
5862037 Behl Jan 1999 A
5870630 Reasoner et al. Feb 1999 A
5886639 Behl et al. Mar 1999 A
5890959 Pettit et al. Apr 1999 A
5892367 Magee et al. Apr 1999 A
5912799 Grouell et al. Jun 1999 A
5913926 Anderson et al. Jun 1999 A
5914856 Morton et al. Jun 1999 A
5927386 Lin Jul 1999 A
5955877 Farnworth Sep 1999 A
5956301 Dimitri et al. Sep 1999 A
5959834 Chang Sep 1999 A
5999356 Dimitri et al. Dec 1999 A
5999365 Hasegawa et al. Dec 1999 A
6000623 Blatti et al. Dec 1999 A
6005404 Cochran et al. Dec 1999 A
6005770 Schmitt Dec 1999 A
6008636 Miller et al. Dec 1999 A
6008984 Cunningham et al. Dec 1999 A
6011689 Wrycraft Jan 2000 A
6031717 Baddour et al. Feb 2000 A
6034870 Osborn et al. Mar 2000 A
6042348 Aakalu et al. Mar 2000 A
6045113 Itakura Apr 2000 A
6055814 Song May 2000 A
6066822 Nemoto et al. May 2000 A
6067225 Reznikov et al. May 2000 A
6069792 Nelik May 2000 A
6084768 Bolognia Jul 2000 A
6094342 Dague et al. Jul 2000 A
6104607 Behl Aug 2000 A
6107813 Sinsheimer et al. Aug 2000 A
6115250 Schmitt Sep 2000 A
6122131 Jeppson Sep 2000 A
6122232 Schell et al. Sep 2000 A
6124707 Kim et al. Sep 2000 A
6129428 Helwig et al. Oct 2000 A
6130817 Flotho et al. Oct 2000 A
6144553 Hileman et al. Nov 2000 A
6166901 Gamble et al. Dec 2000 A
6169413 Paek et al. Jan 2001 B1
6169930 Blachek et al. Jan 2001 B1
6177805 Pih Jan 2001 B1
6178835 Orriss et al. Jan 2001 B1
6181557 Gatti Jan 2001 B1
6185065 Hasegawa et al. Feb 2001 B1
6185097 Behl Feb 2001 B1
6188191 Frees et al. Feb 2001 B1
6192282 Smith et al. Feb 2001 B1
6193339 Behl et al. Feb 2001 B1
6209842 Anderson et al. Apr 2001 B1
6227516 Webster, Jr. et al. May 2001 B1
6229275 Yamamoto May 2001 B1
6231145 Liu May 2001 B1
6233148 Shen May 2001 B1
6236563 Buican et al. May 2001 B1
6247944 Bolognia et al. Jun 2001 B1
6249824 Henrichs Jun 2001 B1
6252769 Tullstedt et al. Jun 2001 B1
6262581 Han Jul 2001 B1
6262863 Ostwald et al. Jul 2001 B1
6272007 Kitlas et al. Aug 2001 B1
6272767 Botruff et al. Aug 2001 B1
6281677 Cosci et al. Aug 2001 B1
6282501 Assouad Aug 2001 B1
6285524 Boigenzahn et al. Sep 2001 B1
6289678 Pandolfi Sep 2001 B1
6297950 Erwin Oct 2001 B1
6298672 Valicoff, Jr. Oct 2001 B1
6302714 Bolognia et al. Oct 2001 B1
6304839 Ho et al. Oct 2001 B1
6307386 Fowler et al. Oct 2001 B1
6327150 Levy et al. Dec 2001 B1
6330154 Fryers et al. Dec 2001 B1
6351379 Cheng Feb 2002 B1
6354792 Kobayashi et al. Mar 2002 B1
6356409 Price et al. Mar 2002 B1
6356415 Kabasawa Mar 2002 B1
6384995 Smith May 2002 B1
6388437 Wolski et al. May 2002 B1
6388875 Chen May 2002 B1
6388878 Chang May 2002 B1
6389225 Malinoski et al. May 2002 B1
6390756 Isaacs et al. May 2002 B1
6411584 Davis et al. Jun 2002 B2
6421236 Montoya et al. Jul 2002 B1
6434000 Pandolfi Aug 2002 B1
6434498 Ulrich et al. Aug 2002 B1
6434499 Ulrich et al. Aug 2002 B1
6464080 Morris et al. Oct 2002 B1
6467153 Butts et al. Oct 2002 B2
6473297 Behl et al. Oct 2002 B1
6473301 Levy et al. Oct 2002 B1
6476627 Pelissier et al. Nov 2002 B1
6477044 Foley et al. Nov 2002 B2
6477442 Valerino, Sr. Nov 2002 B1
6480380 French et al. Nov 2002 B1
6480382 Cheng Nov 2002 B2
6487071 Tata et al. Nov 2002 B1
6489793 Jones et al. Dec 2002 B2
6494663 Ostwald et al. Dec 2002 B2
6525933 Eland Feb 2003 B2
6526841 Wanek et al. Mar 2003 B1
6535384 Huang Mar 2003 B2
6537013 Emberty et al. Mar 2003 B2
6544309 Hoefer et al. Apr 2003 B1
6546445 Hayes Apr 2003 B1
6553532 Aoki Apr 2003 B1
6560107 Beck et al. May 2003 B1
6565163 Behl et al. May 2003 B2
6566859 Wolski et al. May 2003 B2
6567266 Ives et al. May 2003 B2
6568770 Gonska et al. May 2003 B2
6570734 Ostwald et al. May 2003 B2
6577586 Yang et al. Jun 2003 B1
6577687 Hall et al. Jun 2003 B2
6618254 Ives Sep 2003 B2
6626846 Spencer Sep 2003 B2
6628518 Behl et al. Sep 2003 B2
6635115 Fairbairn et al. Oct 2003 B1
6640235 Anderson Oct 2003 B1
6644982 Ondricek et al. Nov 2003 B1
6651192 Viglione et al. Nov 2003 B1
6654240 Tseng et al. Nov 2003 B1
6679128 Wanek et al. Jan 2004 B2
6693757 Hayakawa et al. Feb 2004 B2
6736583 Ostwald et al. May 2004 B2
6741529 Getreuer May 2004 B1
6746648 Mattila et al. Jun 2004 B1
6751093 Hsu et al. Jun 2004 B1
6791785 Messenger et al. Sep 2004 B1
6791799 Fletcher Sep 2004 B2
6798651 Syring et al. Sep 2004 B2
6798972 Ito et al. Sep 2004 B1
6801834 Konshak et al. Oct 2004 B1
6806700 Wanek et al. Oct 2004 B2
6808353 Ostwald et al. Oct 2004 B2
6811427 Garrett et al. Nov 2004 B2
6826046 Muncaster et al. Nov 2004 B1
6830372 Liu et al. Dec 2004 B2
6832929 Garrett et al. Dec 2004 B2
6861861 Song et al. Mar 2005 B2
6862173 Konshak et al. Mar 2005 B1
6867939 Katahara et al. Mar 2005 B2
6892328 Klein et al. May 2005 B2
6904479 Hall et al. Jun 2005 B2
6908330 Garrett et al. Jun 2005 B2
6928336 Peshkin et al. Aug 2005 B2
6937432 Sri-Jayantha et al. Aug 2005 B2
6957291 Moon et al. Oct 2005 B2
6965811 Dickey et al. Nov 2005 B2
6974017 Oseguera Dec 2005 B2
6976190 Goldstone Dec 2005 B1
6980381 Gray et al. Dec 2005 B2
6982872 Behl et al. Jan 2006 B2
7006325 Emberty et al. Feb 2006 B2
7013198 Haas Mar 2006 B2
7021883 Plutt et al. Apr 2006 B1
7039924 Goodman et al. May 2006 B2
7054150 Orriss et al. May 2006 B2
7070323 Wanek et al. Jul 2006 B2
7076391 Pakzad et al. Jul 2006 B1
7077614 Hasper et al. Jul 2006 B1
7088541 Orriss et al. Aug 2006 B2
7092251 Henry Aug 2006 B1
7106582 Albrecht et al. Sep 2006 B2
7123477 Coglitore et al. Oct 2006 B2
7126777 Flechsig et al. Oct 2006 B2
7130138 Lum et al. Oct 2006 B2
7134553 Stephens Nov 2006 B2
7139145 Archibald et al. Nov 2006 B1
7164579 Muncaster et al. Jan 2007 B2
7167360 Inoue et al. Jan 2007 B2
7181458 Higashi Feb 2007 B1
7203021 Ryan et al. Apr 2007 B1
7203060 Kay et al. Apr 2007 B2
7206201 Behl et al. Apr 2007 B2
7216968 Smith et al. May 2007 B2
7219028 Bae et al. May 2007 B2
7219273 Fisher et al. May 2007 B2
7227746 Tanaka et al. Jun 2007 B2
7232101 Wanek et al. Jun 2007 B2
7243043 Shin Jul 2007 B2
7248467 Sri-Jayantha et al. Jul 2007 B2
7259966 Connelly, Jr. et al. Aug 2007 B2
7273344 Ostwald et al. Sep 2007 B2
7280353 Wendel et al. Oct 2007 B2
7289885 Basham et al. Oct 2007 B2
7304855 Milligan et al. Dec 2007 B1
7315447 Inoue et al. Jan 2008 B2
7349205 Hall et al. Mar 2008 B2
7353524 Lin et al. Apr 2008 B1
7385385 Magliocco et al. Jun 2008 B2
7395133 Lowe Jul 2008 B2
7403451 Goodman et al. Jul 2008 B2
7421623 Haugh Sep 2008 B2
7437212 Farchmin et al. Oct 2008 B2
7447011 Wade et al. Nov 2008 B2
7457112 Fukuda et al. Nov 2008 B2
7467024 Flitsch Dec 2008 B2
7476362 Angros Jan 2009 B2
7483269 Marvin, Jr. et al. Jan 2009 B1
7505264 Hall et al. Mar 2009 B2
7554811 Scicluna et al. Jun 2009 B2
7568122 Mechalke et al. Jul 2009 B2
7570455 Deguchi et al. Aug 2009 B2
7573715 Mojaver et al. Aug 2009 B2
7584851 Hong et al. Sep 2009 B2
7612996 Atkins et al. Nov 2009 B2
7625027 Kiaie et al. Dec 2009 B2
7630196 Hall et al. Dec 2009 B2
7635246 Neeper et al. Dec 2009 B2
7643289 Ye et al. Jan 2010 B2
7646596 Ng Jan 2010 B2
7729107 Atkins et al. Jun 2010 B2
7778031 Merrow et al. Aug 2010 B1
7789267 Hutchinson et al. Sep 2010 B2
7848106 Merrow Dec 2010 B2
7890207 Toscano et al. Feb 2011 B2
7904211 Merrow et al. Mar 2011 B2
7908029 Slocum, III Mar 2011 B2
7911778 Merrow Mar 2011 B2
7920380 Merrow et al. Apr 2011 B2
7929303 Merrow Apr 2011 B1
7932734 Merrow et al. Apr 2011 B2
7940529 Merrow et al. May 2011 B2
7945424 Garcia et al. May 2011 B2
7987018 Polyakov et al. Jul 2011 B2
7995349 Merrow et al. Aug 2011 B2
7996174 Garcia et al. Aug 2011 B2
8041449 Noble et al. Oct 2011 B2
8086343 Slocum, III Dec 2011 B2
8095234 Polyakov et al. Jan 2012 B2
8102173 Merrow Jan 2012 B2
8116079 Merrow Feb 2012 B2
8117480 Merrow et al. Feb 2012 B2
8140182 Noble et al. Mar 2012 B2
8160739 Toscano et al. Apr 2012 B2
8238099 Merrow Aug 2012 B2
8279603 Merrow et al. Oct 2012 B2
8305751 Merrow Nov 2012 B2
8405971 Merrow et al. Mar 2013 B2
8466699 Merrow et al. Jun 2013 B2
8467180 Merrow et al. Jun 2013 B2
8482915 Merrow Jul 2013 B2
8499611 Merrow et al. Aug 2013 B2
8547123 Merrow et al. Oct 2013 B2
8549912 Merrow et al. Oct 2013 B2
8628239 Merrow et al. Jan 2014 B2
8631698 Merrow et al. Jan 2014 B2
8655482 Merrow Feb 2014 B2
8687349 Truebenbach Apr 2014 B2
8687356 Merrow Apr 2014 B2
9196518 Hofmeister et al. Nov 2015 B1
9459312 Arena et al. Oct 2016 B2
20010006453 Glorioso et al. Jul 2001 A1
20010044023 Johnson et al. Nov 2001 A1
20010046118 Yamanashi et al. Nov 2001 A1
20010048590 Behl et al. Dec 2001 A1
20020009391 Marquiss et al. Jan 2002 A1
20020026258 Suzuki et al. Feb 2002 A1
20020030981 Sullivan et al. Mar 2002 A1
20020044416 Harmon et al. Apr 2002 A1
20020051338 Jiang et al. May 2002 A1
20020071248 Huang et al. Jun 2002 A1
20020079422 Jiang Jun 2002 A1
20020090320 Burow et al. Jul 2002 A1
20020116087 Brown Aug 2002 A1
20020161971 Dimitri et al. Oct 2002 A1
20020172004 Ives et al. Nov 2002 A1
20030035271 Lelong et al. Feb 2003 A1
20030043550 Ives Mar 2003 A1
20030206397 Allgeyer et al. Nov 2003 A1
20040165489 Goodman et al. Aug 2004 A1
20040207387 Chung et al. Oct 2004 A1
20040230399 Shin Nov 2004 A1
20040236465 Butka et al. Nov 2004 A1
20040251866 Gan et al. Dec 2004 A1
20040264121 Orriss et al. Dec 2004 A1
20050004703 Christie Jan 2005 A1
20050010836 Bae et al. Jan 2005 A1
20050018397 Kay et al. Jan 2005 A1
20050055601 Wilson et al. Mar 2005 A1
20050057849 Twogood et al. Mar 2005 A1
20050069400 Dickey et al. Mar 2005 A1
20050109131 Wanek et al. May 2005 A1
20050116702 Wanek et al. Jun 2005 A1
20050131578 Weaver Jun 2005 A1
20050179457 Min et al. Aug 2005 A1
20050207059 Cochrane Sep 2005 A1
20050219809 Muncaster et al. Oct 2005 A1
20050225338 Sands et al. Oct 2005 A1
20050270737 Wilson et al. Dec 2005 A1
20060010353 Haugh Jan 2006 A1
20060023331 Flechsig et al. Feb 2006 A1
20060028802 Shaw et al. Feb 2006 A1
20060035563 Kalenian et al. Feb 2006 A1
20060066974 Akamatsu et al. Mar 2006 A1
20060130316 Takase et al. Jun 2006 A1
20060190205 Klein et al. Aug 2006 A1
20060227517 Zayas et al. Oct 2006 A1
20060250766 Blaalid et al. Nov 2006 A1
20070034368 Atkins et al. Feb 2007 A1
20070035874 Wendel et al. Feb 2007 A1
20070035875 Hall et al. Feb 2007 A1
20070053154 Fukuda et al. Mar 2007 A1
20070082907 Canada et al. Apr 2007 A1
20070127202 Scicluna et al. Jun 2007 A1
20070127206 Wade et al. Jun 2007 A1
20070183871 Hofmeister et al. Aug 2007 A1
20070195497 Atkins Aug 2007 A1
20070248142 Rountree et al. Oct 2007 A1
20070253157 Atkins et al. Nov 2007 A1
20070286045 Onagi et al. Dec 2007 A1
20080007865 Orriss et al. Jan 2008 A1
20080030945 Mojaver et al. Feb 2008 A1
20080112075 Farquhar et al. May 2008 A1
20080239564 Farquhar et al. Oct 2008 A1
20080282275 Zaczek et al. Nov 2008 A1
20080282278 Barkley Nov 2008 A1
20080317575 Yamazaki et al. Dec 2008 A1
20090028669 Rebstock Jan 2009 A1
20090082907 Stuvel et al. Mar 2009 A1
20090122443 Farquhar et al. May 2009 A1
20090142169 Garcia et al. Jun 2009 A1
20090153992 Garcia et al. Jun 2009 A1
20090153993 Garcia et al. Jun 2009 A1
20090153994 Merrow et al. Jun 2009 A1
20090175705 Nakao et al. Jul 2009 A1
20090261047 Merrow Oct 2009 A1
20090261228 Merrow Oct 2009 A1
20090261229 Merrow Oct 2009 A1
20090262444 Polyakov et al. Oct 2009 A1
20090262445 Noble et al. Oct 2009 A1
20090262454 Merrow Oct 2009 A1
20090262455 Merrow Oct 2009 A1
20090265032 Toscano et al. Oct 2009 A1
20090265043 Merrow et al. Oct 2009 A1
20090265136 Garcia et al. Oct 2009 A1
20090297328 Slocum, III Dec 2009 A1
20100074404 Ito Mar 2010 A1
20100083732 Merrow et al. Apr 2010 A1
20100165498 Merrow et al. Jul 2010 A1
20100165501 Polyakov et al. Jul 2010 A1
20100168906 Toscano et al. Jul 2010 A1
20100172722 Noble et al. Jul 2010 A1
20100193661 Merrow Aug 2010 A1
20100194253 Merrow et al. Aug 2010 A1
20100195236 Merrow et al. Aug 2010 A1
20100220183 Yoro et al. Sep 2010 A1
20100230885 Di Stefano Sep 2010 A1
20100249993 Mitsuyoshi Sep 2010 A1
20100265609 Merrow et al. Oct 2010 A1
20100265610 Merrow et al. Oct 2010 A1
20100279439 Shah et al. Nov 2010 A1
20100302678 Merrow Dec 2010 A1
20110011844 Merrow et al. Jan 2011 A1
20110012631 Merrow et al. Jan 2011 A1
20110012632 Merrow et al. Jan 2011 A1
20110013362 Merrow et al. Jan 2011 A1
20110013665 Merrow et al. Jan 2011 A1
20110013666 Merrow et al. Jan 2011 A1
20110013667 Merrow et al. Jan 2011 A1
20110064546 Merrow Mar 2011 A1
20110074458 Di Stefano et al. Mar 2011 A1
20110157825 Merrow et al. Jun 2011 A1
20110172807 Merrow Jul 2011 A1
20110185811 Merrow et al. Aug 2011 A1
20110189934 Merrow Aug 2011 A1
20110236163 Smith et al. Sep 2011 A1
20110261483 Campbell et al. Oct 2011 A1
20110305132 Merrow et al. Dec 2011 A1
20110310724 Martino Dec 2011 A1
20120023370 Truebenbach Jan 2012 A1
20120034054 Polyakov et al. Feb 2012 A1
20120050903 Campbell et al. Mar 2012 A1
20120106351 Gohel et al. May 2012 A1
20120321435 Truebenbach Dec 2012 A1
20130071224 Merrow et al. Mar 2013 A1
20130108253 Akers et al. May 2013 A1
20130181576 Shiozawa et al. Jul 2013 A1
20130200915 Panagas Aug 2013 A1
20130256967 Carvalho Oct 2013 A1
20130345836 Ikushima Dec 2013 A1
20140002123 Lee Jan 2014 A1
20140093214 Detofsky et al. Apr 2014 A1
20140271064 Merrow Sep 2014 A1
20140306728 Arena et al. Oct 2014 A1
20150127986 Tahara May 2015 A1
20170059635 Orchanian et al. Mar 2017 A1
20190064252 Bowyer et al. Feb 2019 A1
20190064254 Bowyer et al. Feb 2019 A1
20190064305 Khalid Feb 2019 A1
Foreign Referenced Citations (198)
Number Date Country
583716 May 1989 AU
1114109 Dec 1995 CN
1177187 Mar 1998 CN
1192544 Sep 1998 CN
2341188 Sep 1999 CN
3786944 Nov 1993 DE
69111634 May 1996 DE
69400145 Oct 1996 DE
19701548 Aug 1997 DE
19804813 Sep 1998 DE
69614460 Jun 2002 DE
69626584 Dec 2003 DE
19861388 Aug 2007 DE
0210497 Feb 1987 EP
0242970 Oct 1987 EP
0 277 634 Aug 1988 EP
0356977 Mar 1990 EP
0442642 Aug 1991 EP
0466073 Jan 1992 EP
582017 Feb 1994 EP
0617570 Sep 1994 EP
0635836 Jan 1995 EP
741508 Nov 1996 EP
0757320 Feb 1997 EP
0757351 Feb 1997 EP
0776009 May 1997 EP
0840476 May 1998 EP
1 045 301 Oct 2000 EP
1209557 May 2002 EP
1234308 Aug 2002 EP
1422713 May 2004 EP
1612798 Jan 2006 EP
1760722 Mar 2007 EP
2241118 Aug 1991 GB
2276275 Sep 1994 GB
2299436 Oct 1996 GB
2312984 Nov 1997 GB
2328782 Mar 1999 GB
2439844 Jan 2008 GB
61-115279 Jun 1986 JP
62-177621 Aug 1987 JP
62-239394 Oct 1987 JP
62-251915 Nov 1987 JP
63-002160 Jan 1988 JP
63-016482 Jan 1988 JP
63-062057 Mar 1988 JP
63-201946 Aug 1988 JP
63-004483 Sep 1988 JP
63-214972 Sep 1988 JP
63-269376 Nov 1988 JP
S63-195697 Dec 1988 JP
64-089034 Apr 1989 JP
2-091565 Mar 1990 JP
2-098197 Apr 1990 JP
2-185784 Jul 1990 JP
2-199690 Aug 1990 JP
2-278375 Nov 1990 JP
2-297770 Dec 1990 JP
3-078160 Apr 1991 JP
3-105704 May 1991 JP
H05-319520 Dec 1993 JP
6-004220 Jan 1994 JP
6-004981 Jan 1994 JP
6-162645 Jun 1994 JP
6-181561 Jun 1994 JP
6-215515 Aug 1994 JP
6-274943 Sep 1994 JP
6-314173 Nov 1994 JP
7-007321 Jan 1995 JP
7-029364 Jan 1995 JP
H07-010212 Jan 1995 JP
7-037376 Feb 1995 JP
7-056654 Mar 1995 JP
7-111078 Apr 1995 JP
7-115497 May 1995 JP
7-201082 Aug 1995 JP
7-226023 Aug 1995 JP
7-230669 Aug 1995 JP
7-257525 Oct 1995 JP
1982246 Oct 1995 JP
7-307059 Nov 1995 JP
8007994 Jan 1996 JP
8-030398 Feb 1996 JP
8-030407 Feb 1996 JP
8-079672 Mar 1996 JP
8-106776 Apr 1996 JP
8-110821 Apr 1996 JP
8-167231 Jun 1996 JP
8-212015 Aug 1996 JP
8-244313 Sep 1996 JP
8-263525 Oct 1996 JP
8-263909 Oct 1996 JP
8-297957 Nov 1996 JP
2553315 Nov 1996 JP
9-044445 Feb 1997 JP
9-064571 Mar 1997 JP
9-082081 Mar 1997 JP
2635127 Jul 1997 JP
9-306094 Nov 1997 JP
H09-319466 Dec 1997 JP
10-040021 Feb 1998 JP
10-049365 Feb 1998 JP
10-064173 Mar 1998 JP
10-098521 Apr 1998 JP
2771297 Jul 1998 JP
10-275137 Oct 1998 JP
10-281799 Oct 1998 JP
10-320128 Dec 1998 JP
10-340139 Dec 1998 JP
2862679 Mar 1999 JP
11-134852 May 1999 JP
11-139839 May 1999 JP
2906930 Jun 1999 JP
11-203201 Jul 1999 JP
11-213182 Aug 1999 JP
11-327800 Nov 1999 JP
11-353128 Dec 1999 JP
11-353129 Dec 1999 JP
3-008086 Feb 2000 JP
2000-056935 Feb 2000 JP
2000-066845 Mar 2000 JP
2000-112831 Apr 2000 JP
2000-113563 Apr 2000 JP
2000-114759 Apr 2000 JP
2000-125290 Apr 2000 JP
2000-132704 May 2000 JP
2000-149431 May 2000 JP
3052183 Jun 2000 JP
2000-228686 Aug 2000 JP
2000-235762 Aug 2000 JP
2000-236188 Aug 2000 JP
2000-242598 Sep 2000 JP
2000-278647 Oct 2000 JP
3097994 Oct 2000 JP
2000-305860 Nov 2000 JP
2001-005501 Jan 2001 JP
2001-023270 Jan 2001 JP
2001-100925 Apr 2001 JP
3-207947 Sep 2001 JP
3-210662 Sep 2001 JP
3-212859 Sep 2001 JP
3-214490 Oct 2001 JP
3-240821 Dec 2001 JP
2002-42446 Feb 2002 JP
3-295071 Jun 2002 JP
2007087498 Apr 2007 JP
2007-188615 Jul 2007 JP
2007-220184 Aug 2007 JP
2007-293936 Nov 2007 JP
2007-305206 Nov 2007 JP
2007-305290 Nov 2007 JP
4-017134 Dec 2007 JP
2007-328761 Dec 2007 JP
2008-503824 Feb 2008 JP
4-143989 Sep 2008 JP
4-172658 Oct 2008 JP
4-214288 Jan 2009 JP
4-247385 Apr 2009 JP
4-259956 Apr 2009 JP
4-307440 Aug 2009 JP
4-325923 Sep 2009 JP
5-035053 Sep 2012 JP
5-035415 Sep 2012 JP
5-066896 Nov 2012 JP
5-068257 Nov 2012 JP
5-073566 Nov 2012 JP
5-073803 Nov 2012 JP
5-101603 Dec 2012 JP
5-173718 Apr 2013 JP
5-189163 Apr 2013 JP
5-204725 Jun 2013 JP
5-223551 Jun 2013 JP
1998-0035445 Aug 1998 KR
10-0176527 Nov 1998 KR
10-0214308 Aug 1999 KR
10-0403039 Oct 2003 KR
45223 Jan 1998 SG
387574 Apr 2000 TW
WO-8901682 Feb 1989 WO
WO-9706532 Feb 1997 WO
WO-0049487 Aug 2000 WO
WO-0067253 Nov 2000 WO
WO-0109627 Feb 2001 WO
WO-0141148 Jun 2001 WO
WO-03013783 Feb 2003 WO
WO-03021597 Mar 2003 WO
WO-03021598 Mar 2003 WO
WO-03067385 Aug 2003 WO
WO-2004006260 Jan 2004 WO
WO-2004114286 Dec 2004 WO
WO-2005024830 Mar 2005 WO
WO-2005024831 Mar 2005 WO
WO-2005109131 Nov 2005 WO
WO-2006030185 Mar 2006 WO
WO-2006048611 May 2006 WO
WO-2006100441 Sep 2006 WO
WO-2006100445 Sep 2006 WO
WO-2007031729 Mar 2007 WO
Non-Patent Literature Citations (73)
Entry
International Search Report for PCT/US2019/38909, 3 pages (dated Oct. 11, 2019).
Written Opinion for PCT/US2019/38909, 8 pages (dated Oct. 11, 2019).
Abraham et al., “Thermal Proximity Imaging of Hard-Disk Substrates”, IEEE Transactions on Mathematics 36:3997-4004, Nov. 2000.
Abramovitch, “Rejecting Rotational Disturbances on Small Disk Drives Using Rotational Accelerometers”, Proceedings of the 1996 IFAC World Congress in San Francisco, CA, 8 pages (Jul. 1996).
Ali et al., “Modeling and Simulation of Hard Disk Drive Final Assembly Using a HDD Template” Proceedings of the 2007 Winter Simulation Conference, IEEE pp. 1641-1650 (2007).
Anderson et al., “Clinical chemistry: concepts and applications”, The McGraw-Hill Companies, Inc., pp. 131-132, 2003.
Anderson et al., “High Reliability Variable Load Time Controllable Vibration Free Thermal Processing Environment”, Delphion, 3 pages (Dec. 1993). https://www.delphion.com/tdbs/tdb?order=93A +63418 (retrieved Mar. 18, 2009).
Asbrand, “Engineers at One Company Share the Pride and the Profits of Successful Product Design ”, Professional Issues, 4 pages, 1987.
Bair et al., “Measurements of Asperity Temperatures of a Read/Write Head Slider Bearing in Hard Magnetic Recording Disks”, Journal of Tribology 113:547-554, Jul. 1991.
Bakken et al., “Low Cost, Rack Mounted, Direct Access Disk Storage Device”, Delphion, 2 pages (Mar. 1977). http://www.delphion.com/tdbs/tdb (retrieved Mar. 3, 2005).
Biber et al., “Disk Drive Drawer Thermal Management”, Advances in Electronic Packaging vol. 1:43-46, 1995.
Christensen, “How Can Great firms Fail? Insights from the hard Disk Drive Industry”, Harvard Business School Press, pp. 1-26, 2006.
Chung et al., “Vibration Absorber for Reduction of the In-plane Vibration in an Optical Disk Drive”, IEEE Transactions on Consumer Electronics, Vo. 48, May 2004.
Curtis et al., “InPhase Professional Archive Drive Architecture”, InPhase Technologies, Inc., 6 pages (Dec. 17, 2007) http://www.science.edu/TechoftheYear/Nominees/InPhase.
Exhibit 1 in Xyratex Technology, Ltd v. Teradyne, Inc.; Newspaper picture that displays the CSO tester; 1990.
Exhibit 1314 in Xyratex Technology, Ltd. V. Teradyne, Inc.; Case, “Last products of Disk-File Development at Hursley and Millbrook,” IBM, Oct. 12, 1990.
Exhibit 1315 in Xyratex Technology, Ltd. V. Teradyne, Inc.; Case, “History of Disk-File Development at Hursley and Millbrook,” IBM, Oct. 17, 1990.
Exhibit 1326 in Xyratex Technology, Ltd v. Teradyne, Inc.; Image of the back of Exhibit 1 and Exhibit 2 photos, which display the photos dates; 1990.
Exhibit 2 in Xyratex Technology, Ltd v. Teradyne, Inc.; Photos of the CSO tester obtained from Hitachi; 1990.
Findeis et al., “Vibration Isolation Techniques Suitable for Portable Electronic Speckle Pattern Interferometry”, Proc. SPIE vol. 4704, pp. 159-167, 2002 http://www.ndt.uct.ac.za/Paoers/soiendt2002.odf.
FlexStar Technology, “FlexStar's Family of Products,” http://www.flexstar.com, 1 page (1999).
FlexStar Technology, “A World of Storage Testing Solutions,” http://www.flexstar.com, 1 page (1999).
FlexStar Technology, “Environment Chamber Products,” http://www.flexstar.com, 1 page. (1999).
FlexStar Technology, 30E/Cascade Users Manual, Doc #98-36387-00 Rev. 1.8, pp. 1-33, Jun. 1, 2004.
Frankovich, “The Basics of Vibration Isolation Using Elastomeric Materials”, Aearo EAR Specialty Composites, 8 pages (2005) http://www.isoloss.com/11dfs/engineering/BasicsoNibrationisolation.
Grochowski et al., “Future Trends in Hard Disk Drives”, IEEE Transactions on Magnetics, 32(3): 1850-1854 (May 1996).
Gurumurthi et al., “Disk Drive Roadmap from the Thermal Perspective: A Case for Dynamic Thermal Management”, International Symposium on Computer Architecture Proceedings of the 32nd Annual International Symposium on Computer Architecture, Technical Report CSE-05-001, pp. 38-49 (Feb. 2005).
Gurumurthi et al., “Thermal Issues in Disk Drive Design: Challenges and Possible Solutions”, ACM Transactions on Storage, 2(1): 41-73 (Feb. 2006).
Gurumurthi, “The Need for temperature-Aware Storage Systems”, The Tenth Intersociety conference on Thermal and Thermomechanical Phenomena in Electronics, pp. 387-394, 2006.
Haddad et al., “A new Mounting Adapter for Computer Peripherals with Improved Reliability, Thermal Distribution, Low Noise and Vibration Reduction”, ISPS, Advances in Information Storage and Processing Systems, 1:97-108, 1995.
Henderson, “Had High Aerial Densities Require Solid Test Fixtures”, Flexstar Technology, 3 pages (Feb. 26, 2007).
HighBeam Research website “ACT debuts six-zone catalytic gas heater. (American Catalytic Technologies offers new heaters)”, 4 pages (Oct. 26, 1998). http://www.highbeam.com.
HighBeam Research website “Asynchronous Testing Increases Throughput”, 7 pages (Dec. 1, 2000). http://www.highbeam.com.
HighBeam Research website “Credence announces Production Release of the EPRO AQ Series for Integrated Test and Back-end Processing”, 4 pages (1995). http://www.highbeam.com.
HighBeam Research website “Test Multiple Parts At Once for Air Leaks. (Brief Article)”, 1 page (1999) http://www.highbeam.com.
Iwamiya, “Hard Drive Cooling Using a Thermoelectric Cooler”, EEP—vol. 19-2, Advances in Electronic Packaging, vol. 2:2203-2208, ASME 1997.
Johnson et al., “Performance Measurements of Tertiary Storage Devices”, Proceedings of the 24th VLDB Conference, New York, pp. 50-61, 1998.
Ku, “Investigation of Hydrodynamic Bearing Friction in Data Storage information System Spindle Motors”, ISPS vol. 1, Advances in Information Storage and Processing Systems, pp. 159-165, ASME 1995.
Lindner, “Disk drive mounting”, IBM Technical Disclosure Brochure, vol. 16, No. 3, pp. 903-904, Aug. 1973.
McAuley, “Recursive Time Trapping for Synchronization of Product and CHAMBER Profiles for Stress Test”, Delphion, 3 pages (Jun. 1988), https://www.delphion.com/tdbs/tdb (retrieved Mar. 18, 2009).
Morgenstern, Micropolis Drives Target High-end Apps; Technology Provides Higher Uninterrupted Data Transfer. (Applications; Microdisk AV LS 3020 and 1050AV and I 760AV LT Stackable Hard Drive Systems) (Product Announcement) MacWeek, vol. 8, No. 6, p. 8; Feb. 7, 1994.
Morris, “Zero Cost Power and Cooling Monitor System”, 3 pages (Jun. 1994) https://www.delphion.com/tdbs/tdb (retrieved Jan. 15, 2008).
Nagarajan, “Survey of Cleaning and cleanliness Measurement in Disk Drive Manufacture”, North Carolina Department of Environment and Natural Resources, 13-21 (Feb. 1997).
Park, “Vibration and Noise Reduction of an Optical Disk Drive by Using a Vibration Absorber Methods and Apparatus for Securing Disk Drives in a Disk”, IEEE Transactions on Consumer Electronics, vol. 48, Nov. 2002.
Prater et al., “Thermal and Heat-Flow Aspects of Actuators for Hard Disk Drives”, InterSociety Conference on Thermal Phenomena, pp. 261-268, 1994.
Ruwart et al., “Performance Impact of External Vibration on Consumer-grade and enterprise-class Disk Drives”, Proceedings of the 22nd IEEE/13th Goddard Conference on Mass Storage Systems and Technologies, 2005.
Schroeder et al., “Disk Failures in the Real World: What does an MTTP of 1,000,000 hours mean to you?”, In FAST'07: 5th USENIX Conference on File and Storage Technologies, San Jose, CA, Feb. 14-16, 2007.
Schulze et al., “How Reliable is a Raid?,” COMPCON Spring apos; 89. Thirty-Fouth IEEE Computer Society International Conference: Intellectual Leverage, Digest of papers; pp. 118-123, Feb. 27-Mar. 3, 1989.
Seagate Product Marketing, “Seagate's Advanced Multidrive System (SAMS) Rotational Vibration Feature”, Publication TP-229D, Feb. 2000.
Suwa et al., “Evaluation System for Residual Vibration from HDD Mounting Mechanism” IEEE Transactions on Magnetics, vol. 35, No. 2, pp. 868-873, Mar. 1999.
Suwa et al., “Rotational Vibration Suppressor” IBM Technical Disclosure Bulletin Oct. 1991.
Terwiesch et al., “An Exploratory Study of International Product Transfer and Production Ramp-Up in the Data Storage Industry”, The Information Storage Industry Center, University of California, pp. 1-31, 1999. www-iros.ucsd.edu/sloan/.
Tzeng, “Dynamic Torque Characteristics of Disk-Drive Spindle Bearings”, ISPS—vol. 1, Advances in Information Storage and Processing Systems, pp. 57-63, ASME 1995.
Tzeng, “Measurements of Transient Thermal Strains in a Disk-Drive Actuator”, InterSociety conference on Thermal Phenomena, pp. 269-274, 1994.
Wilson—7000 disk Drive Analyzer Product Literature, date accessed Jan. 28, 2009, 2 pages.
Winchester, “Automation Specialists Use Machine Vision as a System Development Tool”, IEE Computing & Control Engineering, Jun./Jul. 2003.
Xyratex Product Test brochure, “Automated Production Test Solutions”, 2006.
Xyratex Technology, Ltd. V. Teradyne, Inc., Amended Joint Trial Exhibit List of Xyratex and Teradyne. Case No. CV 08-04545 SJO (PLAx), Nov. 12, 2009.
Xyratex Technology, Ltd. V. Teradyne, Inc., Teradyne, Inc's Prior Art Notice Pursuant to 35; U.S.C. Section 282. Case No. CV 08-04545 SJO (PLAx), Oct. 16, 2009.
Xyratex to Debut its New Automated Test Solution for 2.5-Inch Disk Drives at DISKCON USA 2004, PR Newswire Europe (2004).
Xyratex, “Continuous Innovation—Production Test Systems”.
Xyratex, “Key Advantages—Production Test Systems” www.xyratex.com/Products/production-test-system (1995-2008).
Xyratex, “Process Challenges in the Hard Drive Industry” slide presentation, Asian Diskcon (2006).
Xyratex, “Production Test Systems” www.xyratex.com/Products/production-test-system (1995-2008).
Xyratex, “Single cell—Production Test Systems” www.xyratex.com/Products/production-test-system (1995-2008).
Xyratex, “Storage Infrastructure” www.xyratex.com/Products/storage-infrastructure/default.aspx (1995-2008).
Xyratex, “Testing Drives Colder—Production Test Systems” www.xyratex.com/Products/production-test-system (1995-2008).
Low, Y.L. et al., “Thermal network model for temperature prediction in hard disk drive”, Microsyst Technol, 15: 1653-1656 (2009).
Final Office Action for U.S. Appl. No. 15/688,048 (50 pages) dated Feb. 18, 2020.
Non-Final Office Action for U.S. Appl. No. 15/688,048 (50 pages) dated Jun. 12, 2020.
Final Office Action for U.S. Appl. No. 15/688,104 (45 pages) dated Mar. 4, 2020.
Final Office Action for U.S. Appl. No. 15/688,112 (43 pages) dated Dec. 11, 2019.
Non-Final Office Action for U.S. Appl. No. 15/688,112 (66 pages) dated Mar. 5, 2020.
Related Publications (1)
Number Date Country
20200057093 A1 Feb 2020 US