Claims
- 1. A semiconductor memory device comprising:
a semiconductor substrate having a main surface; a memory array portion in said main surface, in which a plurality of memory cells are arranged in row direction and in column direction; bit lines each extending in said column direction and each of said bit lines connected to said memory cells; word lines each extending in said row direction and each of said word lines connected to said memory cells; a first peripheral circuit portion having a plurality of MOSFETs and said first peripheral circuit arranged adjacent to said memory array portion; an external terminal formed on said main surface of said semiconductor substrate, and a predetermined voltage is supplied to said external terminal from outside of said semiconductor memory device; a plurality of first voltage supply lines each extending in said column direction and formed over said bit lines and word lines; a plurality of second voltage supply lines each extending in said row direction and formed over said bit lines and word lines, and said second voltage supply lines formed by a conductive layer which is different from that of said first voltage lines, wherein said first and second voltage supply lines are connected each other at the intersection of said first and second voltage supply lines, wherein one of said first and second voltage supply lines is connected to said external terminal, and wherein said predetermined voltage is supplied to said MOSFETs in said first peripheral circuit portion from said external terminal via said first and second voltage supply lines.
- 2. A semiconductor memory device according to claim 1,
wherein said first voltage supply lines are comprised of a first conductive layer and said second voltage supply lines are comprised of a second conductive layer, and said first conductive layer is over said second conductive layer and said first conductive layer has a predetermined thickness which is thicker than that of said second conductive layer.
- 3. A semiconductor memory device according to claim 1, further comprising:
a second peripheral circuit portion having a plurality of MOSFETs, said second peripheral circuit portion being adjacent to said memory array region in said row direction and being adjacent to said first peripheral circuit portion in said column direction; and a third voltage supply line formed in said first peripheral circuit portion and extending in parallel with said bit lines and into said second peripheral circuit portion, wherein said second voltage supply lines extend into said second peripheral circuit portion and connected to said third voltage supply line at the intersections between said second voltage supply lines and third voltage supply line.
- 4. A semiconductor memory device according to claim 3, wherein said third voltage supply line is comprised of said first conductive layer and said third voltage supply line is connected to said MOSFETs in said first peripheral circuit portion.
- 5. A semiconductor memory device according to claim 4, wherein said first voltage supply lines each has a predetermined width which is larger than that of said third voltage supply line.
- 6. A semiconductor memory device according to claim 5, further comprising:
an insulating layer formed between said first conductive layer and said second conductive layer, said insulating layer has a first through hole through which said first and second voltage supply lines are connected and a second through hole through which said second and third voltage supply lines are connected; wherein said first through hole has a predetermined diameter which is larger than that of said second through hole.
- 7. A semiconductor memory device according to claim 6, wherein said memory cell is comprised of a MOSFET and a capacitor element connected in series, and said capacitor element is formed over said MOSFET.
- 8. A semiconductor memory device according to claim 4, further comprising:
a sense amplifier circuit portion being adjacent to said memory array portion in said column direction and being adjacent to said first peripheral circuit portion in said row direction, wherein said MOSFETs in said first peripheral circuit portion constitute sense amplifier driver circuit.
- 9. A semiconductor memory device according to claim 8, wherein a plurality of signal wirings extending in row direction in said sense amplifier circuit portion, said signal wirings are comprised of said second conductive layer.
- 10. A semiconductor memory device according to claim 4, wherein sub-decoder circuit is formed in said second peripheral circuit portion, and said sub-decoder circuit has two input terminals and an output terminal, a main word line and sub-decoder control line are connected to said input terminals and said word line is connected to said output terminal.
- 11. A semiconductor memory device according to claim 10, wherein said main word line and said sub-decoder control signal are comprised of said second conductive layer.
- 12. A semiconductor memory device according to claim 11, wherein said second voltage supply line has a predetermined width which is larger than that of said main word line.
- 13. A semiconductor memory device according to claim 11, further comprising:
a fourth voltage supply line formed in said memory array portion and comprised of said second conductive layer, and said subdecoder control line extending in said row direction arranged in the center of said memory array portion and said fourth voltage supply line extending in said row direction, and said second and fourth voltage supply lines are arranged at the both sides of said sub-decoder control line.
- 14. A semiconductor memory device according to claim 13, wherein said fourth voltage supply line is connected to said first voltage supply line at the intersection of said fourth and first voltage supply lines.
- 15. A semiconductor memory device according to claim 1, further comprising:
row select lines formed in said memory array portion and comprised of said first conductive layer; row decoder circuit selecting a predetermined row select line into row select lines, wherein said first voltage supply line has a predetermined width which is larger than that of said row select line.
- 16. A semiconductor memory device according to claim 15, further comprising:
signal lines which is different from said row select line, extending in said column direction in said memory array portion, said signal lines comprised of said first conductive layer.
- 17. A semiconductor memory device according to claim 16, further comprising:
a fifth voltage supply line comprised of said first conductive layer and being extending in said column direction.
- 18. A semiconductor memory device according to claim 17, wherein said signal lines extend at the center of said memory array portion in said column direction, and said first and fifth voltage supply lines are arranged at the both sides of said signal lines.
- 19. A semiconductor memory device, comprising:
a semiconductor substrate; a subarray portion including a plurality of memory cells each being arranged at the intersection of bit line extending in a column direction and word line extending in a row direction; a fit peripheral circuit portion being adjacent to said sub-array in said row direction; a second peripheral circuit portion being adjacent to said sub-array in said row direction; a third peripheral circuit portion at the intersection of said first and second peripheral circuit portions; a plurality of first voltage supply lines each extending in said column direction and formed over said bit lines and word lines; a plurality of second voltage supply lines each extending in said row direction and formed over said bit lines and word lines, and said second voltage supply lines formed by a conductive layer which is different from that of said first voltage lines, and said second voltage lines formed over said sub-array portion and said second peripheral circuit portion; a third voltage supply line comprised of said first conductive layer and extending over said second and third peripheral circuit portion, wherein said first and second voltage supply lines are connected each other at the intersection of said first and second voltage supply lines over said sub-array portion, wherein said second and third voltage supply lines are connected each other at the intersection of said second and third voltage supply lines over said second peripheral circuit portion, and wherein said first and second voltage supply lines each has predetermined width which is larger than that of said third voltage supply line.
- 20. A semiconductor memory device according to claim 19, wherein a plurality of MOSFETs are arranged in said third peripheral circuit portion, and said MOSFETs are connected to said third voltage supply line.
- 21. A semiconductor memory device according to claim 20, further comprising:
a plurality of signal wiring lines extending in said row direction and comprised of said second conductive layer.
- 22. A semiconductor memory device according to claim 21, further comprising:
an insulating film formed between said first and second conductive layers, said insulating layer has a first through hole through which said first and second voltage supply lines are connected and a second through hole through which said second and third voltage supply lines are connected, wherein said first through hole has a predetermined diameter which is larger than that of said second through hole.
- 23. A semiconductor memory device according to claim 6, wherein said memory cell is comprised of a MOSFET and a capacitor element connected in series, and said capacitor element is formed over said MOSFET.
- 24. A semiconductor memory device according to claim 21, wherein said first conductive layer is over said second conductive layer and said first conductive layer has a predetermined thickness which is thicker than that of said second conductive layer.
- 25. A semiconductor memory device according to claim 19, wherein sub-decoder circuit is formed n said second peripheral circuit portion, and said sub-decoder circuit has two input terminals and an output terminal, a word line and sub-decoder control line are connected to said input terminals and said word line is connected to said output terminal.
- 26. A semiconductor memory device according to claim 25, wherein said main word line and said sub-decoder control signal are comprised of said second conductive layer, and said second voltage supply line has a predetermined width which is larger than that of said main word line.
- 27. A semiconductor memory device according to claim 26, wherein said sub-decoder control line extending in said row direction arranged in the center of said sub-array portion and said second voltage supply lines are arranged at the both sides of said of said sub-decoder control line.
- 28. A semiconductor memory device including a plurality of memory cells formed on a semiconductor substrate, complementary first and second bit lines to which said memory cells are connected, a first and second MOSFET connected in series between said first and second bit lines and third MOSFET connected between said first and second bit lines, comprising:
an active region formed on the main surface of said semiconductor substrate, in order to form said first, second and third MOSFETs; a first, a second and a third semiconductor region formed in said active region; an insulating film formed between said first, second and third semiconductor region and said first and second bit lines, said insulating film having a first through hole for connecting said first semiconductor region to said first bit line, a second through hole for connecting said second semiconductor region to said second bit line and a third through hole formed over said third semiconductor region; and a gate electrode arranged between said first and second semiconductor regions, between second and third semiconductor regions and between said third and first semiconductor regions, wherein said first, second and third through holes constitute a triangle, and the triangle corresponding complementary bit lines and the triangle corresponding adjacent complementary bit lines are mirror symmetrical relationship.
- 29. A semiconductor memory device according to claim 28, wherein said active region has T-shape configuration.
- 30. A semiconductor memory device according to claim 29, wherein said gate electrode has T-shape configuration.
- 31. A semiconductor memory device according to claim 30, wherein a predetermined fixed voltage is supplied to said third semiconductor region.
- 32. A semiconductor memory device, comprising:
a first MOSFET and a second MOSFET which constitute a sense amplifier circuit, said first and second MOSFETs each having a first semiconductor region and a second semiconductor region as source and drain; a first memory array portion and a second memory array portion at both sides of said first and second MOSFETs; complementary a first and a second bit lines extending in said first memory array portion, and complementary a third and a fourth bit lines extending in said second memory array portion, wherein said first, second, third and fourth bit lines are comprised of a conductive layer, wherein said first bit line is connected to said first semiconductor region, and is connected to said third bit line via said gate electrode of said second MOSFET, wherein said second bit line is connected to said gate electrode of said first MOSFET and said first semiconductor region of said second MOSFET, and said second bit line is integral with said fourth bit line.
- 33. A semiconductor memory device comprising:
a memory array having a main word line, first and second subword lines corresponding to said main word line, a plurality of data lines and a plurality of memory cells; a first subdecoder having an output terminal coupled to said first subword line and a first input terminal coupled to said main word line; a second subdecoder having an output terminal coupled to said second subword line and a first input terminal coupled to said main word line; a first driver, coupled to a second input terminal of said first subdecoder, outputting selection level voltage to be supplied to said first subword line; and a second driver, coupled to a second input terminal of said second subdecoder, outputting selection level voltage to be supplied to said second subword line, wherein said memory array is formed in a first area, wherein said first and second subdecoders are formed in a second area which is adjacent to said first area, and wherein said first and second drivers are formed in a third area which is adjacent to said second area.
- 34. A semiconductor memory device according to claim 33, further comprising:
a plurality of sense amplifiers coupled to said plurality of data lines, wherein said plurality of sense amplifiers are formed in a fourth area which is adjacent to said first and third areas.
- 35. A semiconductor memory device according to claim 34,
wherein said first and second, third and fourth areas are quadrilateral areas, and wherein said third area is an intersection area which is indicated by extending said second and fourth areas.
- 36. A semiconductor memory device according to claim 35, further comprising,
a first line for delivering a first selection signal to be supplied to an input terminal of said first driver; and a second line for delivering a second selection signal to be supplied to an input terminal of said second driver, wherein first and second lines, said main word line and said first and second subword lines are extended to the same direction in said first area.
- 37. A semiconductor memory device according to claim 36,
wherein each of said first and second subdecoders has (a) a first MOSFET having a gate coupled to said first input terminal and a source-drain path provided between said second input terminal and said output terminal, (b) a second MOSFET having a gate coupled to said first input terminal and a source-drain path provided between said output terminal and a ground potential and (c) a third MOSFET having a source-drain path coupled to said source-drain path of said second MOSFET in parallel.
- 38. A semiconductor memory device according to claim 37,
wherein said first and second drivers are invertor circuits.
- 39. A semiconductor memory device according to claim 37,
wherein said first MOSFET is an p-type, and wherein said second and third MOSFETs are n-type.
- 40. A semiconductor memory device according to claim 39, wherein a gate width of said third MOSFET is narrower than that of said second MOSFET.
- 41. A semiconductor memory device according to claim 40,
wherein a voltage level of a selected subword line is higher than a high level voltage of said data lines.
- 42. A semiconductor memory device comprising:
a memory array having a main word line, a plurality of subword lines corresponding to said main word line, a plurality of data lines and a plurality of memory cells each of which is arranged to correspond to an intersection of one of said data lines and one of said subword lines; a plurality of subdecoder circuits each of which includes (a) p-type first MOSFET having a drain coupled to corresponding one of said subword lines and a gate coupled to said main word line, (b) an n-type second MOSFET having a source receiving a ground potential, a drain coupled to said drain of said first MOSFET and a gate coupled to said main word line and (c) a third MOSFET having a source-drain path coupled between said drain and source of said second MOSFET; a plurality of signal lines each of which is coupled to a gate of corresponding said third MOSFET, wherein one of said signal lines is set to a selection level; and a plurality of drivers each of which has an input terminal coupled to corresponding one of said signal lines and an output terminal coupled to a source of corresponding said first MOSFET, wherein said memo array is formed in a first quadrilateral region, wherein said decoder circuits are formed in a second quadrilateral region which is adjacent to said first quadrilateral region, and wherein said drivers are formed in a third quadrilateral region which is adjacent to said second quadrilateral region.
- 43. A semiconductor memory deice according to claim 42,
wherein said third MOSFET is an n-type, wherein said selection level is low level, and wherein said drive circuits are invertor circuits.
- 44. A semiconductor memory device according to claim 43,
wherein a voltage level of a selected subword line is higher than a high level voltage of said data lines.
- 45. A semiconductor memory device according to claim 44, further comprising:
a plurality of sense amplifiers coupled to said data lines, wherein said sense amplifiers are formed in a fourth quadrilateral region which is adjacent to said first and third quadrilateral regions.
- 46. A semiconductor memory device according to claim 45,
wherein a gate width of said third MOSFET is narrower than that of said second MOSFET.
- 47. A semiconductor device comprising:
an array of electronic circuits; an electrical port located outside said array; a first conductor electrically connected to said electrical port and disposed over said array; a second conductor disposed over said array, wherein said second conductor crosses said first conductor at a cross point in said array; a peripheral circuit located outside of said array, wherein said peripheral circuit is electrically connected to said second conductor, and; means for electrically connecting said first and second conductors at said cross point, wherein said peripheral circuit is electrically connected to said electrical port via said first and second conductor.
- 48. The apparatus of claim 47 further comprising:
a third conductor disposed outside of said array, wherein said third conductor crosses said second conductor at a second cross point outside of said array and, means for electrically connecting said second and third conductors at said second cross point, wherein said peripheral circuit is electrically connected to said second conductor via said third conductor.
- 49. The apparatus of claim 47 wherein said second conductor is formed in a separate layer from said first conductor.
- 50. The apparatus of claim 48 wherein said second conductor is formed in a separate layer from said third conductor.
- 51. The apparatus of claim 47 wherein said array is a memory array and said electronic circuits are memory cells.
- 52. The apparatus of claim 47 wherein said peripheral circuit is a sense amplifier driver.
- 53. The apparatus of claim 47 wherein said means for electrically connecting comprises a through-hole.
- 54. The apparatus of claim 47 wherein said electrical port is a power pad, said first and second conductors are power buses.
- 55. The apparatus of claim 52 further comprising:
a first signal bus disposed over said array; a second signal bus disposed over said array, wherein said second signal bus crosses said first signal bus at a second cross point in said array; and means for electrically connecting said first and second signal buses at said second cross point.
- 56. The apparatus of claim 51 wherein each of said memory cells comprises:
a memory storage circuit; a subword line; and a main word line; wherein said main word line is arranged in a hierarchical structure with said subword line.
- 57. The apparatus of claims 56 further comprising a subdecoder circuit comprising three transistors.
- 58. The apparatus of claim 57 wherein said subdecoder circuit is connected to said peripheral circuit.
- 59. A method for supplying power and signals on an array-type semiconductor device comprising:
supplying power to a power source located outside said array; forming a first power bus connected to said power source and disposed over said array; forming a second power bus over said array, such that said second power bus crosses said first power bus at a cross point in said array; electrically connecting a peripheral circuit located outside of said array to said second power bus; and electrically connecting said first and second power buses at said cross point.
- 60. The method of claim 59 further comprising:
forming a third power bus outside said array such that said third power bus crosses said second power bus at a second cross point outside said array, electrically connecting said third power bus to said second power bus outside said array; and electrically connecting said peripheral circuit to said second power bus via said third power bus.
- 61. The method of claim 59 wherein said first power bus is formed in a third metal layer and said second power bus is formed in a second metal layer.
- 62. The apparatus of claim 59 wherein said first power bus is formed in a separate layer from said second power bus.
- 63. The method of claim 59 wherein said array is a memory array.
- 64. The method of claim 63 wherein said peripheral circuit is a sense amplifier driver.
- 65. The method of claim 59 wherein said electrically connecting said first and second power buses is accomplished using a through-hole.
- 66. The method of claim 59 further comprising:
forming a first signal bus over said array; forming a second signal bus over said array, such that said second power bus crosses said first signal bus at a second cross point in said array; and electrically connecting said first and second signal buses at said second cross point.
- 67. The method of claim 66 wherein said electrically connecting said first and second signal buses is accomplished using a through-hole.
CROSS REFERENCE
[0001] This application claims the benefit of U.S. Provisional Application No. 60/005,502, filed Nov. 9, 1995.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60005502 |
Nov 1995 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
08728447 |
Oct 1996 |
US |
Child |
08991727 |
Dec 1997 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09496079 |
Feb 2000 |
US |
Child |
09909191 |
Jul 2001 |
US |
Parent |
09330579 |
Jun 1999 |
US |
Child |
09496079 |
Feb 2000 |
US |
Parent |
08991727 |
Dec 1997 |
US |
Child |
09330579 |
Jun 1999 |
US |