Claims
- 1. A semiconductor memory comprising:a plurality of first regions arranged in lattice fashion each of which corresponds to a memory array including a plurality of main word lines extending in a first direction, a plurality of sets of sub-word lines extending in said first direction, a plurality of data lines extending in a second direction perpendicular to said first direction and a plurality of memory cells each of which is coupled to a corresponding one of said plurality of subword lines and a corresponding one of said data lines, one of said plurality of main word lines being allotted to one of said plurality of sets of subword lines; a plurality of second regions, each of which is arranged alternately with each of said first regions arranged along said first direction; a plurality of third regions, each of which is arranged alternately with each of said first regions arranged along said second direction and includes sense amplifiers connected to said data lines; a plurality of fourth regions, each of which is arranged alternately with each of said third regions arranged along said first direction; first, second, third and fourth decoders which are included in said plurality of second regions; and first, second, third and fourth drivers which are included in said plurality of fourth regions, wherein first main word line is allotted to first, second, third and fourth subword lines in one of said first regions, wherein said first and second subword lines are connected to output terminals of said first and second decoders, respectively, wherein said third and fourth subword lines are connected to output terminals of said third and fourth decoders, respectively, wherein said first and second decoders are separated from said third and fourth decoders across said one of first regions, wherein said first driver is separated from said second driver across a second region in which said first and second decoders are included, wherein said third driver is separated from said fourth driver across a second region in which said third and fourth decoders are included, wherein each of first input terminals of said first, second, third and fourth decoders are connected to a main word line, wherein said first driver, connected to a second input terminal of said first decoder, outputting selection level voltage to be supplied to said first subword line; wherein said second driver, connected to a second input terminal of said second decoder, outputting selection level voltage to be supplied to said second subword line, wherein said third driver, connected to a second input terminal of said third decoder, outputting selection level voltage to be supplied to said third subword line, wherein said fourth driver, connected to a second input terminal of said fourth decoder, outputting selection level voltage to be supplied to said fourth subword line.
- 2. A semiconductor memory according to claim 1, further comprising:signal lines which deliver selection signals to be supplied to input terminals of said first, second, third and fourth drivers, respectively and wherein said main word lines, said subword lines and said signal lines are extended in the same direction.
- 3. A semiconductor memory according to claim 2, wherein each of said first, second, third and fourth decoders has (a) a first MOSFET having a gate coupled to said first input terminal and source-drain path provided between said second input terminal and said output terminal, (b) a second MOSFET having a gate coupled to said first input terminal and a source-drain path provided between said output terminal and a first potential and (c) a third MOSFET having a source-drain path coupled to said source-drain path of said second MOSFET in parallel.
- 4. A semiconductor memory according to claim 3, wherein each of said first, second, third and fourth drivers is an inverter circuit.
CROSS REFERENCE
This is a Continuation of Ser. No. 09/330,579, filed Jun. 11, 1999, now U.S. Patent No. 6,069,813; Continuation of Ser. No. 08/991,727, filed Dec. 16, 1997, now U.S. Pat. No. 5,953,242; which is a divisional of Ser. No. 08/728,447, filed Oct. 10, 1996, now U.S. Pat. No. 6,115,279; which claims priority of U.S. Provisional Application No. 60/005,502, filed Nov. 9, 1995.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4975874 |
Childers et al. |
Dec 1990 |
|
5222038 |
Tsuchida et al. |
Jun 1993 |
|
5463577 |
Oowaki et al. |
Oct 1995 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
A2 0 239 913 |
Oct 1987 |
EP |
A2 0 281 868 |
Sep 1988 |
EP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/005502 |
Nov 1995 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/330579 |
Jun 1999 |
US |
Child |
09/496079 |
|
US |
Parent |
08/991727 |
Dec 1997 |
US |
Child |
09/330579 |
|
US |