Claims
- 1. A system for providing power to at least one memory and for controlling the writing to said memory, comprising:
- (a) power supply node;
- (b) means for connecting a first voltage source to said power supply node; and
- (c) switching circuitry electrically coupled to said power supply node to switch a first circuit from a first mode to a second mode, during a time period when a voltage at said power supply node is outside of the normal operating voltage range by a predetermined percentage,
- wherein said first mode is a normal operating state which allows both power to be supplied to said memory and allows writing to said memory when power at said power supply node is within normal tolerances and which supplies power from a backup power source to said memory but inhibits writing to said memory when said power at said supply node is below normal tolerance, and said second mode is a sleep state in which no power is supplied to said memory;
- and further wherein said backup power source employs a means to connect two independent backup batteries and wherein a selection from the backup batteries is made by selecting the backup battery having a higher voltage and further wherein the selection can change based upon the discharge of the so selected backup battery.
- 2. The system of claim 1, wherein said out of normal operating range signal is applied to said power supply node for a first time period.
- 3. A system to discharge a first battery and a second battery, comprising:
- (a) a first node of said first battery;
- (b) a second node of said second battery;
- (c) a battery kill node;
- (d) first switching circuitry to selectively electrically couple said first node of said first battery to ground, said first switching circuitry electrically coupled to said battery kill node, so that a signal on said battery kill node causes said first switching circuitry to couple said first node of said first battery to ground; and
- (e) second switching circuitry to selectively electrically couple said second node of said second battery to ground, said second switching circuitry electrically coupled to said battery kill node, so that said signal on said battery kill node causes said second switching circuitry to couple said second node of said second battery to ground.
- 4. The system as recited in claim 1, wherein said out of tolerance voltage is at least ten percent out of tolerance.
Parent Case Info
This application is a division of application Ser. No. 08/189,544, filed Jan. 31, 1994, now abandoned, which is a division of application Ser. No. 07/714,545, filed Jun. 11, 1991, now U.S. Pat. No. 5,315,549.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Dallas Semiconductor Product Data Book, pp. 62-69, 1985-86. |
Dallas Semiconductor Product Data Book, pp. 182-192, 1987. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
189544 |
Jan 1994 |
|
Parent |
714545 |
Jun 1991 |
|