Claims
- 1. System for managing information associated with detachable devices, comprising:
- a host for providing and retrieving information, said host including a means for attaching and a data bus;
- a detachable device adapted to attach and detach to said means for attaching and said data bus, said detachable device comprising:
- a microcircuit, said microcircuit comprising a memory for storing information;
- an interface circuit for communicating with said host via said data bus;
- a means for deriving power parasitically from said data bus.
- 2. The system of claim 1, wherein said data bus comprises a serial bus have a protocol adapted to communicate with a plurality said detachable devices.
- 3. The system of claim 1, wherein each of said microcircuits each further comprise a unique identification data.
- 4. The system of claim 2, wherein said data bus is a single wire bus.
- 5. The system of claim 4, wherein said single wire bus incorporates a One-Wire protocol.
- 6. The system of claim 1, wherein said microcircuit further comprises a presence detect circuit for determining whether said detachable device is attached to said host.
- 7. The system of claim 1, wherein said microcircuit further comprises a time stamp circuit.
- 8. A system for gathering, storing and transferring information between electro/mechanical device and a host computer, comprising:
- a host computer;
- a serial bus connected to said host computer;
- a plurality of electro/mechanical devices, each comprising:
- an electronic circuit adapted to be removably attachable to said serial bus, each of said electronic circuits comprising:
- a unique n-bit identification data;
- a memory circuit;
- a serial bus interface circuit; and
- control logic connected to each of said unique n-bit identification data, said memory circuit, and said serial bus interface circuit.
- 9. The system of claim 8, wherein said serial bus is a single wire bus.
- 10. The system of claim 8, wherein said serial bus is a One-Wire serial bus.
- 11. The system of claim 8, wherein said electronic circuit further comprises circuitry for producing a time stamp to be stored in said memory.
- 12. The system of claim 8, wherein said electronic circuit is parasitically powered by said serial bus.
Parent Case Info
This application is a continuation of 08/355,939 filed Dec. 14, 1994, U.S. Pat. No. 5,615,130.
US Referenced Citations (63)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0147099 |
Mar 1985 |
EPX |
62-125659 |
Jun 1987 |
JPX |
63-190374 |
Aug 1988 |
JPX |
Non-Patent Literature Citations (3)
Entry |
IBM Tech. Disc. Bul. vol. 14, No. 8 Jan. 1972 "Bouncing Switch Output to Single-Pulse Converter in 4-phase Logic" Radzick 307 542, 1. |
Sedra, Adel S. and Smith, Kenneth C., Microelectronic Circuits, 1982, p. 358. |
Aoki, et al., FAM 16.1; A.1.5Y DRAM for Battery-Based Applications, 1989 IEEE International Solid-State Circuits Conference Digest of Technical papers, pp. 238, 239, 349. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
355934 |
Dec 1994 |
|