Claims
- 1. An apparatus comprising:a well of a first type comprising a first plurality of regions; a substrate of a second type comprising a second plurality of regions; a plurality of circuits formed on the substrate; a first potential coupled to the plurality of circuits; a second potential coupled to the plurality of circuits; a third potential coupled to the first plurality of regions such that the well has the third potential; and a fourth potential coupled to the second plurality of regions such that the substrate has the fourth potential.
- 2. The apparatus of claim 1, wherein the first potential is a lower voltage than the third potential.
- 3. The apparatus of claim 1, wherein the second potential is a lower voltage than the fourth potential.
- 4. The apparatus of claim 1, wherein the first plurality of regions are 55 microns apart.
- 5. The apparatus of claim 1, further comprising:a first transistor coupled between the first potential and the third potential; and a second transistor coupled between the second potential and the fourth potential.
- 6. The apparatus of claim 5, wherein the first plurality of regions and the second plurality of regions are combined as tap cells.
- 7. The apparatus of claim 6, wherein the tap cells comprise the first and the second transistors.
- 8. The apparatus of claim 1, wherein the substrate is of a p-type material and the well is of an n-type material.
Parent Case Info
This is a divisional of prior application Ser. No. 09/464,023 filed on Dec. 15, 1999.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
6157070 |
Lin et al. |
Dec 2000 |
A |