Claims
- 1. Circuitry for testing an integrated circuit, comprising:
- model circuitry on the integrated circuit having a plurality of transistors with a size ratio proportional to the minimum desired beta characteristic of the transistors on the integrated circuit, coupled so that the current drawn by said transistors is proportional to said size ratio of said transistors;
- a test node coupled to a pin of said integrated circuit and said model circuitry; and
- operable such that an accurate estimate of the performance of the transistors on said integrated circuit may be obtained by observing the current drawn by said transistors within said model circuitry in response to certain voltages applied at said test node, such observations being made without enabling the other circuitry on said integrated circuit.
- 2. The model circuitry of claim 1 wherein said plurality of transistors comprises:
- a first transistor having an emitter, a base, and collector with said collector coupled to said test node and said emitter coupled to ground; and
- a second transistor having an emitter, a base, and a collector, with said collector and said base coupled to said base of said first transistor, and said emitter coupled to ground.
- 3. The circuitry of claim 1 wherein said model circuitry further comprises:
- a diode operable to draw current responsive to the forward bias voltage of said diode; and
- a test node coupled to said integrated circuit.
- 4. The circuitry of claim 2 wherein said first transistor is operable to draw current responsive to the beta value of said first transistor.
- 5. The circuitry of claim 3 wherein said model circuitry further comprises a resistor coupled between the anode of said diode and the base of said first transistor.
- 6. The circuitry of claim 3 wherein said resistor is operable to draw current responsive to the resistive value of said resistor.
- 7. The circuitry of claim 1 and further comprising:
- a voltage source associated with the integrated circuit circuitry to disable said model circuitry responsive to said voltage source being at a first voltage level.
- 8. The circuitry of claim 1 further comprising:
- circuitry for enabling the model circuitry responsive to a predetermined signal on said test node.
Parent Case Info
This application is a continuation of application Ser. No. 07/754,239, filed Aug. 26, 1991, now abandoned, which is a continuation of application Ser. No. 07/424,012, filed Oct. 19, 1989, now abandoned.
US Referenced Citations (7)
Continuations (2)
|
Number |
Date |
Country |
Parent |
754239 |
Aug 1991 |
|
Parent |
424012 |
Oct 1989 |
|