Claims
- 1. A test device for an insulated-gate field effect transistor formed in a predetermined region of a semiconductor substrate, comprising:
- first and second impurity diffusion regions expanded in both directions over a drain and a source on the opposite sides of a gate electrode of the insulated-gate field effect transistor which is an object of a test;
- a first terminal connected to said gate electrode via a first contact formed on said gate electrode and a first wiring extending from said first contact;
- a second terminal connected to said first impurity diffusion region via a second contact formed in the proximity of said gate electrode in said first impurity diffusion region and a second wiring branched from said second contact;
- a third terminal connected to said first impurity diffusion region via a third contact formed in said first impurity diffusion region more remote from said gate electrode than said second contact and a third wiring extending from said third contact;
- a fourth terminal connected to said second impurity diffusion region via a fourth contact formed in the proximity of said gate electrode in said second impurity diffusion region and a fourth wiring branched from said fourth contact; and
- a fifth terminal connected to said second impurity diffusion region via a fifth contact formed in said second impurity diffusion region more remote from said gate electrode than said fourth contact and a fifth wiring extending from said fifth contact.
- 2. A testing circuit for an insulated-gate field effect transistor which uses the test device according to claim 1, said testing circuit comprising:
- an ammeter connected between said third terminal connected to a power supply and said fifth terminal grounded,
- a first voltmeter connected between said second terminal and said fourth terminal,
- a second voltmeter connected between said first terminal and said fourth terminal, and
- a third voltmeter connected between said fourth terminal and said substrate.
- 3. A testing method for an insulated-gate filed effect transistor which uses a testing circuit according to claim 2, said testing method measuring a characteristic of the insulated-gate field effect transistor excepting the contact resistances of said second and fourth contacts under the setting of a voltage at said fourth terminal as a source voltage which serves as a reference voltage, a voltage difference between said second terminal and said fourth terminal as a drain voltage, a voltage between said first terminal and said fourth terminal as a gate voltage, and a voltage between said substrate and said fourth terminal as a substrate voltage.
- 4. A testing circuit for an insulated-gate field effect transistor which uses the test device according to claim 1, said testing circuit further comprising:
- an ammeter connected between said second terminal connected to a power supply and said fourth terminal grounded;
- a first voltmeter connected between said second terminal and said fourth terminal;
- a second voltmeter connected between said first terminal and said fourth terminal;
- a third voltmeter connected between said fourth terminal and said substrate;
- a fourth voltmeter connected between said second terminal and said third terminal; and
- a fifth voltmeter connected between said fourth terminal and said fifth terminal.
- 5. A testing method for an insulated-gate filed effect transistor which uses a testing circuit according to claim 4, said testing method measuring a characteristic of the insulated-gate field effect transistor including the contact resistances of said second and fourth contacts, and measuring the resistance of said second contact from a voltage difference and a current between said second terminal and said third terminal as well as the resistance of said fourth contact from a voltage difference and a current between said fourth terminal and said fifth terminal, under the setting of a voltage at said fourth terminal as a source voltage which serves as a reference voltage, a voltage difference between said second terminal and said fourth terminal as a drain voltage, a voltage between said first terminal and said fourth terminal as a gate voltage, and a voltage between said substrate and said fourth terminal as a substrate voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-218875 |
Aug 1995 |
JPX |
|
Parent Case Info
This is a Continuation of application Ser. No. 08/695,956 filed Aug. 13, 1996, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3795859 |
Benante et al. |
Mar 1974 |
|
5166608 |
Bowles |
Nov 1992 |
|
5287055 |
Cini et al. |
Feb 1994 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
4373145 |
Dec 1992 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
695956 |
Aug 1996 |
|