Claims
- 1. A test pattern generation apparatus for generating a test pattern to test a synchronous dynamic random access memory (SDRAM) comprising:
- a pattern generator for generating a test pattern and an expected value pattern, the test pattern including row and column address data; and
- a wrap conversion circuit which receives two types of the column address data from the pattern generator and converts the received address data to a bust mode address based on a predetermined logic circuit information therein.
- 2. A test pattern generation apparatus for an SDRAM as defined in claim 1, wherein the logic circuit information in the wrap conversion circuit is formed in such a way that:
- an output (Y00-Y02) of the wrap conversion circuit is converted to the burst mode address as expressed in the following when the two types of the column address data (Y0-Yn and Z0-Zn) are given;
- Y00=Y0. XOR. Z0
- Y01=Y1. XOR. Z1
- Y02=Y2. XOR. Z2.
- 3. A test pattern generation apparatus for an SDRAM as defined in claim 1, wherein the logic circuit information in the wrap conversion circuit is formed in such a way that:
- an output (Y00-Y02) of the wrap conversion circuit is converted to the burst mode address as expressed in the following when the two types of the column address data (Y0-Yn and Z0-Zn) are given;
- Y0=Y0. XOR. Z0
- Y1=(Y0. AND. Z0). XOR. (Y1. XOR. Z1)
- Y2=(((Y0. AND. Z0). AND. (Y1. XOR. Z1)). OR. (Y1. AND. Z1)). XOR. (Y2. XOR. Z2).
- 4. A test pattern generation apparatus as defined in claim 1, wherein the burst mode address includes a sequential mode address in which a burst address is generated in a continuous sequence, and an interleave mode address in which a burst address is generated by a sequence of an exclusive OR logic.
- 5. A test pattern generation method for generating a test pattern to test a synchronous dynamic RAM (SDRAM) comprising the steps of:
- applying a column address data from a pattern generator to an SDRAM under test;
- inputting row address data (Y0-Y2) from the pattern generator to a wrap address conversion circuit;
- inputting wrap address data (Z0-Z2) from the pattern generator to the wrap address conversion circuit;
- outputting an address (Y00-Y02) converted to a burst mode address from the wrap address conversion circuit based on the following logic equations;
- Y00=Y0. XOR. Z0
- Y01=Y1. XOR. Z1
- Y02=Y2. XOR. Z2 applying the address (Y00-Y02) from the wrap address conversion circuit to the SDRAM under test.
- 6. A test pattern generation apparatus as defined in claim 5, wherein the burst mode address includes a sequential mode address in which a burst address is generated in a continuous sequence, and an interleave mode address in which a burst address is generated by a sequence of an exclusive OR logic.
- 7. A test pattern generation method for generating a test pattern to test a synchronous dynamic RAM (SDRAM) comprising the steps of:
- applying a column address data from a pattern generator to an SDRAM under test;
- inputting row address data (Y0-Y2) from a pattern generator to a wrap address conversion circuit;
- inputting wrap address data (Z0-Z2) from the pattern generator to the wrap address conversion circuit;
- outputting an address (Y00-Y02) converted to a burst mode address from the wrap address conversion circuit based on the following logic equations;
- Y00=Y0. XOR. Z0
- Y01=(Y0. AND. Z0). XOR. (Y1. XOR. Z1)
- Y02=(((Y0. AND. Z0). AND. (Y1. XOR. Z1)). OR. (Y1. AND. Z1)). XOR. (Y2. XOR. Z2).
- applying the address (Y00-Y02) from the wrap address conversion circuit to the SDRAM under test.
- 8. A test pattern generation apparatus as defined in claim 7, wherein the burst mode address includes a sequential mode address in which a burst address is generated in a continuous sequence, and an interleave mode address in which a burst address is generated by a sequence of an exclusive OR logic.
- 9. A test pattern generation method for SDRAM as defined in claim 5, further comprising a step of an address inversion scramble operation which is performed for the burst mode address received from the wrap address conversion circuit.
- 10. A test pattern generation method for SDRAM as defined in claim 7, further comprising a step of an address inversion scramble operation which is performed for the burst mode address received from the wrap address conversion circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
PCTJP9501767 |
Sep 1995 |
WOX |
|
Parent Case Info
This is a continuation-in-part of U.S. patent application Ser. No. 08/894,870 filed Aug. 12, 1997 now U.S. Pat. No. 5,854,801.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5854801 |
Yamada et al. |
Dec 1998 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0847060 |
Jun 1998 |
EPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
894870 |
Aug 1997 |
|