Claims
- 1. A test socket for use in testing a leaded semiconductor device package, comprising:
a test substrate comprising a plurality of terminals arranged correspondingly to leads of the leaded semiconductor device package; a support member on said test substrate for supporting at least a portion of at least some leads of the leaded semiconductor device package; and a securing member for removably securing at least some leads to corresponding terminals of said test substrate without substantially deforming the leads.
- 2. The test socket of claim 1, wherein said support member includes a surface shaped complementary to bottom surfaces of leads to be supported thereby.
- 3. The test socket of claim 1, wherein said securing member is shaped complementary to top surfaces of leads to be secured thereby.
- 4. The test socket of claim 1, wherein said test substrate comprises at least one recess formed therein adjacent to at least one terminal of said plurality of terminals.
- 5. The test socket of claim 4, wherein said at least one recess is configured to at least partially receive at least one lead of the leaded semiconductor device package.
- 6. The test socket of claim 4, wherein said securing member comprises a plurality of downwardly extending protrusions.
- 7. The test socket of claim 6, wherein, upon placement of the securing member over leads of a leaded semiconductor device package positioned upon said test substrate, each of said nodules is biased against a corresponding lead.
- 8. The test socket of claim 1, wherein said support member is removable from said test substrate.
- 9. The test socket of claim 1, further comprising a biasing component for forcing said clamp toward said support member.
- 10. The test socket of claim 1, wherein said support member is configured to support leads of the leaded semiconductor device package that extend in different directions from one another.
- 11. The test socket of claim 10, further comprising at least one additional securing member.
- 12. A system for testing a packaged semiconductor device, comprising:
a testing device; and a test socket operatively connected to said testing device and comprising:
a test substrate; terminals arranged on said test substrate; at least one support member on said test substrate for supporting at least portions of at least some leads of a packaged semiconductor device upon positioning thereof on said test substrate; and at least one securing member for reversibly securing at least some leads of the packaged semiconductor device to said terminals so as to electrically connect the packaged semiconductor device to said testing device without substantially deforming the leads.
- 13. The system of claim 12, wherein said at least one support member comprises at least one support surface shaped complementary to portions of leads to be placed thereagainst.
- 14. The system of claim 12, wherein said at least one securing member comprises a securing surface shaped complementary to top surfaces of leads against which said securing surface is to be positioned.
- 15. The system of claim 12, wherein said test substrate comprises at least one recessed area around at least one of said terminals.
- 16. The system of claim 15, wherein said at least one recessed area is configured to receive at least a portion of at least one lead.
- 17. The system of claim 15, wherein said at least one securing member comprises at least one extending protrusion in alignment with at least a portion of said at least one recessed area.
- 18. The system of claim 17, wherein, upon placement of said at least one securing member over at least one lead, said at least one downwardly extending protrusion biases against said at least one lead.
- 19. The system of claim 12, wherein said at least one support member and said at least one securing member are interchangeable with at least one other support member and at least one other securing member.
- 20. A method for securing a packaged semiconductor device to a test socket, comprising:
orienting the packaged semiconductor device over a test substrate such that at least portions of leads of the packaged semiconductor device are supported; and removably securing at least some of said leads to said test socket without substantially deforming said leads.
- 21. The method of claim 20, wherein said removably securing comprises biasing at least portions of some leads against corresponding terminals of the test socket.
- 22. The method of claim 20, wherein said biasing is effected along substantial portions of lengths of at least some leads.
- 23. The method of claim 20, wherein said orienting includes inserting at least portions of at least some leads into recesses formed in a surface of said test substrate.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/472,406, filed Dec. 27, 1999, pending, which is a continuation of application Ser. No. 09/007,947, filed Jan. 16, 1998, now U.S. Pat. No. 6,118,291, issued Sep. 12, 2000.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09472406 |
Dec 1999 |
US |
Child |
09887764 |
Jun 2001 |
US |
Parent |
09007947 |
Jan 1998 |
US |
Child |
09472406 |
Dec 1999 |
US |