Claims
- 1. An integrated circuit test structure comprising:a plurality of probe contacts deposited on a layer of undoped material according to a predetermined test pattern; at least one exposed area of undoped material, the at least one exposed area of undoped material disposed between a first and second probe contact; a metal layer deposited over the at least one exposed area of undoped material; and a layer of reacted metal and undoped material, the layer of reacted metal and undoped material disposed at the at least one exposed area of undoped material.
- 2. The test structure defined in claim 1, wherein the metal layer comprises titanium.
- 3. The test structure defined in claim 1, wherein the undoped material comprises silicon.
- 4. The test structure defined in claim 1, wherein the layer of reacted metal and undoped material comprises titanium silicide.
- 5. The test structure defined in claim 1, wherein the predetermined test pattern comprises a Kelvin structure.
- 6. The test structure defined in claim 1, wherein the predetermined test pattern comprises a Vander Paaw structure.
- 7. The test structure defined in claim 1, wherein the metal layer covers at least a portion of an isolation layer deposited over the layer of undoped material.
- 8. The test structure defined in claim 4, wherein the isolation layer comprises silicon dioxide.
Parent Case Info
This application is a division of application Ser. No. 09/080,917, filed May 18, 1998 now U.S. Pat. No. 6,127,193.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
Entry |
Paul R. Besser et al, Article entitled, “Polycrystalline Then Films—Structure, Texture, Properties and Applications III”, 1997. |
Robert Havermann et al., Article entitled, “Advanced Metallization and Interconnect Systems for ULSI Applications in 1996”, 1996. |