This Application claims priority of Taiwan Patent Application No. 097208070, filed on May 9, 2008, the entirety of which is incorporated by reference herein.
1. Field of the Invention
The invention relates to a testing device and in particular to a testing device which tests the gain and voltage offset of a device under test.
2. Description of the Related Art
The popularity of integrated circuits (IC) has increased with the development of technology. Generally, each IC is tested after fabrication to ensure the quality of each IC. Thus, manufacturers determine whether the ICs are qualified according to the test results.
For mass production of ICs, the ICs are tested using a logic tester. Thus, there are different types of logic testers for different types of ICs.
The D-type amplifier IC 14 has two sound channels, a right sound channel and a left sound channel. The two sound channels have two output ports ROUT+, ROUT−, LOUT+ and LOUT−, respectively. The signal generated from the two output ports of the right sound channel ROUT+ and ROUT− is illustrated as follows as an example. For testing a voltage offset of the output ports ROUT+ and ROUT− of the right sound channel, a testing signal ST having an input voltage with zero volts(V), is firstly inputted to the D-type amplifier IC 14 which provides integrated voltages VROUT+ and VROUT− from two outputs ROUT+ and ROUT− of the right sound channel to the transformation module 16 in response to the testing signal. The integrated voltage VROUT+ is subtracted from the integrated voltage VROUT− to obtain the voltage offset of the right sound channel of D-type amplifier IC 14.
For measurement of the voltage gain of the two sound channels ROUT+ and ROUT− of D-type amplifier IC 14, the appropriate tester 12 provides an input voltage to the D-type amplifier IC 14 to acquire integrated voltages. VROUT+ and VROUT−. The integrated voltage VROUT+ is subtracted from integrated voltage VROUT− to obtain an output voltage of the right sound channel. The output voltage is divided by input voltage to obtain the voltage gain of the right sound channel of the D-type amplifier IC 14.
However, the appropriate tester of a D-type IC is very expensive. Thus, a logic tester that can test ICs in a more convenient, efficient and less costly manner is desired.
Therefore, an objectives of the present invention is to provide a more convenient to use testing device that reduces testing costs and mitigates the above-mentioned problems.
A testing device for testing a device under test is provided. The testing device comprises a microprocessor, a measure module and a computing module. The microprocessor provides a testing signal to the device under test and determines a testing result for the device under test according to at least one signal measurement result. The device under test further generates at least one measuring signal after receiving the testing signal. The measuring module is coupled to the device under test and measures the at least one measuring signal and generates at least one voltage measurement result and at least one period measurement result. The computing module obtains the at least one voltage measurement result and the at least one period measurement result according to a predetermined manner and generates the at least one signal measurement result.
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
Please refer to
The testing device 20 comprises a microprocessor 22, a measuring module 24 and a computing module 26. The microprocessor 22 provides a testing signal ST to the device under test 21. The device under test 21 further generates at least one measuring signal ST after receiving the testing signal, and determines a testing result for the device under test 21 according to at least one signal measurement result SR. The measuring module 24 coupled to the device under test 21 measures at least one measuring signal S1 output by the device under test 21, and generates at least one voltage measurement result SRV and at least one period measurement result SRT, The computing module 26 coupled to the measuring module 24 computes the at least one voltage measurement result SRV and the at least one period measurement result SRT according to a predetermined manner and generates the at least one signal measurement result SR.
The measuring module 24 comprises a voltage measuring module 241 and a time measuring module 243. The voltage measuring module 241 measures the voltage value of the at least one measuring signal S1 to generate the at least one voltage measurement result SRV. And the time measuring module 243 measures the period value of the at least one measuring signal S1 to generate the at least one period measurement result SRT.
Please refer to
In an embodiment, an average voltage outputted from the device under test 21 is tested by the testing device 20. In an embodiment of the invention, the computing module 26 calculates the at least one voltage measurement result SRV and the at least one period measurement result SRT by a formula as below for generating the at least one measuring signal SR:
wherein Va represents an average voltage value, V represents the voltage value of the at least one measuring signal S1, T represents the total period of the at least one measuring signal S1, T′ represents the first time period of the at least one measuring signal S1, and wherein at least one measuring signal SR represents the average voltage value.
After the computing module 26 outputs the average voltage value generated by the predetermined manner to the microprocessor 22, the microprocessor 22 determines whether the device under test 21 passes or fails the test process based on the output of the average voltage value.
Please refer to
In an embodiment, the testing device 20 tests a voltage offset of the device under test 21. In the embodiment of the invention, the computing module 26 calculates the first voltage measurement result SRV1, the second voltage measurement result SRV2, the first period measurement result SRT1, and the second period measurement result SRT2 by a formula as below for generating the at least one measuring signal SR:
V
offset
=[V
1
*T′
1
/T
1
]−[V
2
*T′
2
/T
2];
wherein Voffset represents a voltage offset, V1 represents the first voltage value, V2 represents the second voltage value, T′1 represents the first time period, T′2 represents the second time period, T1 represents a first period, T2 represents a second period. At least one signal measurement result SR represents the voltage offset. After receiving the Voffset from the computing module 26, the microprocessor 22 determines whether the device under test 21 has passed or failed the test.
In another embodiment, the testing device 20 tests a voltage offset of the device under test 21. The computing module 26 calculates the first voltage measurement result SRV1, the second voltage measurement result SRV2, the first period measurement result SRT1 and the second period measurement result SRT2 by a formula as below for generating the at least one measuring signal SR:
wherein Gain represents voltage gain, Vin represents an input voltage of a measuring signal, V1 represents the first voltage value, V2 represents the second voltage value, T′1 represents the first time period, T′2 represents the second time period, T1 represents a first period, and T2 represents a second period. After receiving the voltage gain from the computing module 26, the microprocessor 22 then determines whether the device under test 21 has passed or failed the test.
Additionally, the testing device 20 further comprises a register (not shown) for storing the testing result of the device under test 21. Testing results of each device under test 21 can be stored in the register (not shown) entirely when a plurality of devices under test 21 are tested by the testing device 20 at the same time. The testing results are accessed from the register (not shown) to determine whether the plurality of devices under test 21 have passed or failed the test. Thus, the testing device of the present invention can reduces testing time and enhances testing efficiency. The testing device 20 further comprises a display module which is coupled to the microprocessor, wherein the display module is configured to display the testing result of the device under test 21.
According to the embodiments of the invention, the first time period, the period and the voltage value of the at least one measuring signal, which were generated from the devices under test (for example a D-type amplifier IC), were tested using the logic tester. Then, the testing results were generated from the computing module according different manners, such as calculating the average voltage, the voltage gain, and the Voffset, etc. On the contrary, the conventional art requires appropriate logic testers (such as, audio logic tester) to test the device under test. The testing device according to the embodiments of the invention not only increases testing speed but also decreases testing costs, improving upon the prior art.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
097208070 | May 2008 | TW | national |