Claims
- 1. A method of testing a high-performance leadless interconnection system for integrated circuits comprising several modules each comprising:
- a substrate for supporting chip carriers; and
- a plurality of chip carriers mounted on said substrate adjacent to each other, each of said carriers including:
- a carrier body having a geometric shape such that said carriers are disposed on said substrate to form a mosaic;
- connection pads so arranged on the periphery of said geometric shape of each said body that when said carriers are disposed in said mosaic, each connection pad is immediately adjacent to a corresponding connection pad of another carrier of the mosaic; and
- an integrated circuit chip mounted on each said carrier body; wherein:
- said chips, carrier and mosaic are so configured as to allow each said chip to selectively transmit and receive data to and from a chip on any adjacent carrier in said mosaic through said connection pads; and
- immediately adjacent ones of said connection pads are electrically connected to each other without the use of intervening wires or leads formed on said carrier;
- said method comprising the steps of:
- (a) configuring the chips of one of said modules (hereinafter referred to as the testing module) to produce and receive test data;
- (b) connecting said testing module to other of said modules seriatim; and
- (c) examining data received from said other modules by said testing module to diagnose the operation of said other modules.
- 2. The method of claim 1, in which said testing module is connected at least indirectly to said other modules during each of the three steps enumerated in claim 1.
Parent Case Info
This is a divisional of application Ser. No. 118,362, filed Nov. 6, 1987 now U.S. Pat. No. 4,858,072 issued 8/15/89.
US Referenced Citations (7)