Claims
- 1. A process for fabricating a body having electrically conductive nets that electrically interconnect in a desired pattern a plurality of nodes, said process comprising the steps of examining a plurality of said nets by a series of net tests, said net tests including at least two measurements made on said net to ensure the presence of said desired interconnection pattern and employing said body based on said measurements wherein said measurements are made using a first and second probe to contact said nodes for said measurements characterized in that said measurements are made such that for at least one net all said measurements to be made on said net are not performed before making at least one of said measurements on a second of said nets such that the total movement distance of the said probes for all said measurements is less than the total movement distance for said probes in a sequence wherein each of said net tests is completed before another net test is performed.
- 2. The process of claim 1 wherein said body comprises a printed circuit board.
- 3. The process of claim 1 wherein said body comprises a hybrid integrated circuit.
- 4. The process of claim 1 wherein said body comprises advanced VLSI packaging.
- 5. The process of claim 1 wherein more than two probes are employed.
- 6. The process of claim 1 wherein said test includes capacitance measurement.
- 7. The process of claim 1 wherein said capacitance measurements are scaled.
- 8. The process of claim 1 wherein the time for testing is dominated by the time taken for said movements.
- 9. The process of claim 8 wherein said domination is ensured by maintaining a short time for making said measurement, and conveying electrical signals and preparing electrical signals relative to said movement time.
- 10. The process of claim 1 wherein said probes during said movement accelerate sufficiently fast so that said probes fail to reach maximum velocity before said movement is completed.
- 11. The process of claim 1 wherein contact between said probes and said body for said test is accomplished by movement including movement of said body in a direction perpendicular to the plane of said body.
- 12. The process of claim 1 wherein contact between said probes and said body for said test is accomplished by movement including movement of said probes in a direction perpendicular to the plane of said body.
- 13. The process of claim 1 wherein said constraint is avoided by making said movements between said measurements substantially by moving to the said pair of nodes to be tested closest to the previous pair of nodes in said measurement series.
- 14. The process of claim 1 wherein each of said nodes is identified as belonging to one of said nets.
Parent Case Info
This application is a continuation-in-part of application Ser. No. 07/378,431, filed on July 10, 1989 which is a continuation of application Ser. No. 07/099,196 dated Sept. 21, 1987 (both now abandoned).
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3695680 |
Webb |
Aug 1976 |
|
4565966 |
Burr et al. |
Jan 1986 |
|
Non-Patent Literature Citations (1)
Entry |
A.J. Diefenderfer, Principles of Electronic Instrumentation, W. B. Saunders Company, Phila., PA, 1979. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
378431 |
Jul 1989 |
|
Parent |
99196 |
Sep 1987 |
|