1. Technical Field
The present disclosure relates to testing systems and methods, and more particularly to a testing system and method for testing electronic devices.
2. Description of Related Art
After an electronic device is developed, an overall test is required to check the electronic device. The test mainly aims at the requirements of resistance of elevated temperature, stableness of power supply, and stableness of running, for example. However, this testing method cannot capture detailed testing process. It is difficult to analyze and solve problems which are generated in the testing process.
Therefore, there is room for improvement within the art.
Many aspects of the embodiments can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the embodiments. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
The disclosure is illustrated by way of example and not by way of limitation in the figures of the accompanying drawings in which like references indicate similar elements. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean at least one.
The control terminal 10 includes a first port 11. The processing unit 20 includes a second port 21. The first port 11 and the second port 21 are same type of ports, and can connect to each other to communicate between the control terminal 10 and the processing unit 20.
The storage unit 30 is connected to the processing unit 20. The error capturing and latching unit 40 is connected to the storage unit 30, the indicating unit 60 and the under test electronic device 80. The error capturing and latching unit 40 can detect and capture running error signals of the under test electronic device 80 when the under test electronic device 80 is running. The error capturing and latching unit 40 latches the running error signals therein and controls the indicating unit 60 to indicate in some manner, such as flashing light in red, and so on, to show the error capturing and latching unit 40 have latched the running error signals.
The error capturing and latching unit 40 can store the running error signals in the storage unit 30. The control terminal 10 can pick out the running error signals from the storage unit 30 via the processing unit 20, and analyzes these running error signals.
The control terminal 10 can transmit debugging signals to the processing unit 20. The processing unit 20 can send the debugging signals to the under test electronic device 80 to debug the under test electronic device 80. The control terminal 10 can set a sampling frequency for the error capturing and latching unit 40. The error capturing and latching unit 40 detects the under test electronic device 80 under the sampling frequency.
In step 201, the error capturing and latching unit 40 detects if the under test electronic device 80 generates any running error signals; if there is a running error signal, go to step 202.
In step 202, the error capturing and latching unit 40 latches the running error signal and controls the indicating unit 60 to flash light.
In step 203, the error capturing and latching unit 40 stores the running error signal in the storage unit 30.
In step 204, the control terminal 10 picks out the running error signal from the storage unit 30 via the processing unit 20, and analyzes the running error signal.
It is to be understood, however, that even though numerous characteristics and advantages of the embodiments have been set forth in the foregoing description, together with details of the structure and functions of the embodiments, the disclosure is illustrative only, and changes may be made in detail, especially in the matters of shape, size, and arrangement of parts within the principles of the present disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
201110423303.0 | Dec 2011 | CN | national |