Claims
- 1. An apparatus comprising:
a substrate; a circuit comprising n circuit levels formed over the substrate from a first level to a nth level, wherein
n is greater than one, and each of the n circuit levels has a material parameter change that is at least in part caused by a thermal processing operation that is applied to more than one of the n circuit levels simultaneously.
- 2. The apparatus of claim 1, wherein each circuit level comprises a crystalline structure and the material parameter is crystal growth.
- 3. The apparatus of claim 1, wherein each circuit level comprises a polycrystalline structure and the material parameter is grain growth.
- 4. The apparatus of claim 1, wherein the material parameter comprises microcrystalline grain growth.
- 5. The apparatus of claim 1, wherein the material parameter comprises amorphous material grain growth.
- 6. The apparatus of claim 1, wherein each circuit level comprises a material including a dopant profile therein and the material parameter is dopant diffusion.
- 7. The apparatus of claim 1, wherein each circuit level comprises a metal silicide and the material parameter is a silicide resistance value.
- 8. The apparatus of claim 1, wherein each circuit level comprises an oxidative species and the material parameter is degree of oxidation.
- 9. The apparatus of claim 1, wherein each circuit level comprises an ordered material having a level of defects and the material parameter is degree of defect annealing.
- 10. The apparatus of claim 1, where each circuit level comprises a material having a first phase and the material parameter change is a phase change from the first phase to a different second phase.
- 11. The apparatus of claim 1, wherein the material parameter is resistivity.
- 12. The apparatus of claim 1, wherein the material parameter is diode leakage.
- 13. An apparatus comprising:
a circuit comprising a plurality of circuit levels, each of the plurality of circuit levels having substantially similar material parameters.
- 14. The apparatus of claim 13, wherein each circuit level comprises a crystalline structure and a material parameter is crystal growth.
- 15. The apparatus of claim 13, wherein each circuit level comprises a polycrystalline structure and a material parameter is grain growth.
- 16. The apparatus of claim 13, wherein a material parameter comprises microcrystalline grain growth.
- 17. The apparatus of claim 13, wherein a material parameter comprises amorphous material grain growth.
- 18. The apparatus of claim 13, wherein each circuit level comprises a material including a dopant profile therein and a material parameter is dopant diffusion.
- 19. The apparatus of claim 13, wherein each circuit level comprises a metal silicide and a material parameter is a silicide resistance value.
- 20. The apparatus of claim 13, wherein each circuit level comprises an oxidative species and a material parameter is degree of oxidation.
- 21. The apparatus of claim 13, wherein each circuit level comprises an ordered material having a level of defects and a material parameter is degree of defect annealing.
- 22. The apparatus of claim 13, where each circuit level comprises a material having a first phase and a material parameter change is a phase change from the first phase to a different second phase.
- 23. The apparatus of claim 13, wherein a material parameter comprises resistivity.
- 24. The apparatus of claim 13, wherein each circuit level comprises a diode and a material parameter comprises diode leakage.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The application is a divisional of U.S. patent application Ser. No. 09/639,750, titled “Thermal Processing for Three Dimensional Circuits,” filed Aug. 14, 2000.
[0002] Other commonly assigned applications being filed with this application are U.S. patent application Ser. No. 09/629,702, titled “Two-Terminal Device Using Three Dimensional Array” (Matrix docket no. MD-005; attorney docket no. 003558.P008); U.S. patent application Ser. No. 09/639,749, titled “Three Terminal Stackable Memory Device and Method of Fabrication” (Matrix docket no. MD-006; attorney docket no. 003558.P014); U.S. patent application Ser. No. 09/639,577, titled “Multigate Semiconductor Device with Vertical Channel Current and Method of Fabrication” (Matrix docket no. MD-017; attorney docket no. 003558.P015); and U.S. patent application Ser. No. 09/639,579, titled “Charge Trapping Memory and Method of Fabrication” (Matrix docket no. MD-007; attorney docket no. 003558.P016) which are incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09639750 |
Aug 2000 |
US |
Child |
10256116 |
Sep 2002 |
US |