Claims
- 1. A method comprising:over a substrate, introducing a circuit comprising n circuit levels, wherein n is greater than one, and more than one of the levels requires a thermal processing operation having a thermal budget, DL, associated with a material parameter of the level, wherein, after introduction, the material parameter of the First level is changed by a thermal budget, D0, that is less than ∑L=1L=n-1 DL.
- 2. The method of claim 1, wherein introducing comprises subjecting the three dimensional circuit to a thermal processing operation having the thermal budget, D0, after the introduction of the n circuit levels.
- 3. The method of claim 2, wherein the introduction of each circuit level comprises thermal processing operations and Do is greater than a budget for the thermal processing operations to introduce each circuit level.
- 4. The method of claim 1, wherein the thermal processing associated with the thermal budget, D0, comprises a low temperature/high duration anneal.
- 5. The method of claim 1, wherein the thermal processing associated with the thermal budget, D0, comprises a high temperature/high duration anneal.
- 6. The method of claim 1, wherein the thermal processing associated with the thermal budget, D0, comprises a low temperature/low duration anneal.
- 7. The method of claim 1, wherein the thermal processing associated with the thermal budget, D0, comprises a high temperature/low duration anneal.
- 8. The method of claim 1, wherein the thermal processing associated with the thermal budget, D0, comprises a low temperature/high duration anneal followed by a high temperature/low duration anneal.
- 9. The method of claim 1, wherein introducing comprises introducing a circuit comprising n circuit levels each comprising a similar circuit device.
- 10. A method comprising:forming a circuit comprising a plurality of circuit levels, each of the circuit levels requiring a thermal processing operation; and delaying at least a portion of thermal processing for each of the plurality of circuit levels; following formation of the plurality of circuit levels, performing at least the portion of the thermal processing for each of the plurality of circuit levels, whereby the each of the plurality of circuit levels has substantially similar material parameters.
- 11. The method of claim 10, wherein the introduction of each circuit level comprises thermal processing operations and the thermal processing following formation of the plurality of circuit levels is greater than the thermal processing to introduce each circuit level.
- 12. The method of claim 10, wherein the thermal processing following formation of the plurality of circuit levels comprises a low temperature/high duration anneal.
- 13. The method of claim 10, wherein the thermal processing following formation of the plurality of circuit levels comprises a high temperature/high duration anneal.
- 14. The method of claim 10, wherein the thermal processing following formation of the plurality of circuit levels comprises a low temperature/low duration anneal.
- 15. The method of claim 10, wherein the thermal processing following formation of the plurality of circuit levels comprises a high temperature/low duration anneal.
- 16. The method of claim 10, wherein the thermal processing following formation of the plurality of circuit levels comprises a low temperature/high duration anneal followed by a high temperature/low duration anneal.
- 17. The method of claim 10, wherein forming a circuit comprises forming a circuit comprising more than one circuit level each level comprising a similar circuit device.
- 18. A method comprising:forming a circuit comprising a plurality of circuit levels, each circuit level comprising a semiconductor material; and delaying a majority of thermal processing to modify a material parameter of the plurality of circuit levels until after a majority of the plurality of circuit levels are formed.
- 19. The method of claim 18, wherein the material parameter is one of crystal growth and grain growth, and modifying comprises a low temperature/high duration annealing.
- 20. The method of claim 18, wherein the material parameter comprises dopant diffusion, and modifying comprises a high temperature/low duration annealing.
- 21. The method of claim 18, wherein forming a circuit further comprises forming signal lines of a refractory metal silicide associated with each circuit level and modifying further comprises modifying a resistivity of the refractory metal silicide from a first value to a different second value.
- 22. The method of claim 18, wherein the material parameter comprises resistivity.
- 23. The method of claim 18, wherein the material parameter comprises diode leakage.
- 24. The method of claim 18, wherein the material parameter comprises crystal growth.
- 25. The method of claim 18, wherein the material parameter comprises grain growth.
- 26. The method of claim 18, wherein the material parameter comprises dopant diffusion.
RELATED APPLICATIONS
Other commonly assigned applications being filed with this application are U.S. patent application Ser. No. 09/639,702, titled “Two-Terminal Device Using Three Dimensional Array”; U.S. patent application Ser. No. 09/639,749, titled “Three Terminal Stackable Memory Device and Method of Fabrication”; U.S. patent application Ser. No. 09/639,577, titled “Multigate Semiconductor Device with Vertical Channel Current and Method of Fabrication”; and U.S. patent application Ser. No. 09/639,579, titled “Charge Trapping Memory and Method of Fabrication” which are incorporated by reference.
US Referenced Citations (4)