Claims
- 1. An apparatus comprising:a substrate; a circuit comprising n circuit levels formed over the substrate from a first level to a nth level, wherein n is greater than one, and each of the n circuit levels has a material parameter change that is at least in part caused by a thermal processing operation that is applied to more than one of the n circuit levels simultaneously.
- 2. The apparatus of claim 1, wherein each circuit level comprises a crystalline structure and the material parameter is crystal growth.
- 3. The apparatus of claim 1, wherein each circuit level comprises a polycrystalline structure and the material parameter is grain growth.
- 4. The apparatus of claim 1, wherein the material parameter comprises microcrystalline grain growth.
- 5. The apparatus of claim 1, wherein the material parameter comprises amorphous material grain growth.
- 6. The apparatus of claim 1, wherein each circuit level comprises a material including a dopant profile therein and the material parameter is dopant diffusion.
- 7. The apparatus of claim 1, wherein each circuit level comprises a metal silicide and the material parameter is a silicide resistance value.
- 8. The apparatus of claim 1, wherein each circuit level comprises an oxidative species and the material parameter is degree of oxidation.
- 9. The apparatus of claim 1, wherein each circuit level comprises an ordered material having a level of defects and the material parameter is degree of defect annealing.
- 10. The apparatus of claim 1, where each circuit level comprises a material having a first phase and the material parameter change is a phase change from the first phase to a different second phase.
- 11. The apparatus of claim 1, wherein the material parameter is resistivity.
- 12. The apparatus of claim 1, wherein the material parameter is diode leakage.
- 13. An apparatus comprising:a circuit comprising a plurality of circuit levels, each of the plurality of circuit levels having substantially similar material parameters.
- 14. The apparatus of claim 13, wherein each circuit level comprises a crystalline structure and a material parameter is crystal growth.
- 15. The apparatus of claim 13, wherein each circuit level comprises a polycrystalline structure and a material parameter is grain growth.
- 16. The apparatus of claim 13, wherein a material parameter comprises microcrystalline grain growth.
- 17. The apparatus of claim 13, wherein a material parameter comprises amorphous material grain growth.
- 18. The apparatus of claim 13, wherein each circuit level comprises a material including a dopant profile therein and a material parameter is dopant diffusion.
- 19. The apparatus of claim 13, wherein each circuit level comprises a metal silicide and a material parameter is a silicide resistance value.
- 20. The apparatus of claim 13, wherein each circuit level comprises an oxidative species and a material parameter is degree of oxidation.
- 21. The apparatus of claim 13, wherein each circuit level comprises an ordered material having a level of defects and a material parameter is degree of defect annealing.
- 22. The apparatus of claim 13, where each circuit level comprises a material having a first phase and a material parameter change is a phase change from the first phase to a different second phase.
- 23. The apparatus of claim 13, wherein a material parameter comprises resistivity.
- 24. The apparatus of claim 13, wherein each circuit level comprises a diode and a material parameter comprises diode leakage.
CROSS REFERENCE TO RELATED APPLICATIONS
The application is a divisional of U.S. patent application Ser. No. 09/639,750, titled “Thermal Processing for Three Dimensional Circuits,” filed Aug. 14, 2000 now U.S. Pat. No. 6,624,011.
Other commonly assigned applications being filed with this application are U.S. patent application Ser. No. 09/629,702, titled “Two-Terminal Device Using Three Dimensional Array”; U.S. patent application Ser. No. 09/639,749, titled “Three Terminal Stackable Memory Device and Method of Fabrication”; U.S. patent application Ser. No. 09/639,577, titled “Multigate Semiconductor Device with Vertical Channel Current and Method of Fabrication”; and U.S. patent application Ser. No. 09/639,579, titled “Charge Trapping Memory and Method of Fabrication”which are incorporated by reference.
US Referenced Citations (46)
Non-Patent Literature Citations (3)
Entry |
Drohman-Bentchkowsky, D., “A Fully Decoded 2048-Bit Electrically Programmable FAMOS Read-Only Memory,” IEEE Journal of Solid-State Circuits, vol. SC-6, No. 5, Oct. 1971, pp. 301-306. |
Sato, N., “A New Programmable Cell Utilizing Insulator Breakdown,” International Electron Devices Meeting, Washington, D.C., Dec. 1-4,1985, pp. 639-642. |
V. Subramanian, “Control of Nucleation and Grain Growth in Solid-Phase Cyrstallized Silicon for High-Performance Thin Film Transistors,” published 1998, pp. 1-140. |