Thin-film transistor fabrication process

Information

  • Patent Grant
  • 4859617
  • Patent Number
    4,859,617
  • Date Filed
    Friday, June 3, 1988
    36 years ago
  • Date Issued
    Tuesday, August 22, 1989
    35 years ago
Abstract
In a thin-film transistor fabrication process using an amorphous silicon semiconductor layer, after the gate insulation layer is formed and before the a-Si semiconductor layer is formed, the surface of the gate insulation layer is treated with an H.sub.2 plasma. This treatment improves the transistor characteristics.
Description

BACKGROUND OF THE INVENTION
This invention relates to a fabrication process for making thin-film transistors.
Thin-film transistors using amorphous silicon (a-Si) are characterized by a high switching ratio and can be fabricated by a low-temperature process employing a glass substrate. They are used in devices such as active-matrix liquid-crystal displays. FIGS. 2A, 2B, and 2C are sectional views showing the steps in their fabrication.
The initial steps are illustrated in FIG. 2A. A first metal layer of a material such as nichrome (NiCr), chromium (Cr), or tungsten (W) on the order of 100 .ANG. to 5000 .ANG. in thickness is formed by vacuum evaporation or sputtering on a dielectric substrate 11 such as a glass substrate, and is patterned to form a gate electrode 12. Next a glow discharge step using NH.sub.3 and SiH.sub.4 as the principal gases is carried out to cover the entire substrate 11, including the gate electrode 12, with a silicon nitride film (SiN.sub.x) having a thickness on the order of 0.1um to 1.0um, which serves as a gate insulation layer 13. Then a glow discharge step using SiH.sub.4 as the principal gas is carried out to form an a-Si semiconductor layer 14 having a thickness on the order of 0.01 .mu.m to 1.0 .mu.m on top of the gate insulation layer. The glow discharge steps that create the gate insulation layer 13 and the a-Si semiconductor layer 14 are performed continuously in the same fabrication apparatus without breaking the vacuum.
Next the a-Si semiconductor layer 14 and the silicon oxide film 13 are patterned by a photolithography and dry etching step, specifically by a plasma etching step using CF.sub.4 +O.sub.2 gas, leaving the element region as shown in FIG. 2B. After this, a second metal layer 15 consisting of aluminum (A1) having a thickness on the order of 0.2 .mu.m to 2.0 .mu.m is formed by vacuum evaporation on top of the a-Si semiconductor layer 14.
This second metal layer 15 is then patterned as shown in FIG. 2C to form a drain electrode 15a and a source electrode 15b on the a-Si semiconductor layer 14, thus completing the a-Si thin-film transistor. A passivation layer, not shown in the drawings, may be formed over the completed device for surface protection.
Forming the silicon nitride gate insulation layer 13 and the a-Si semiconductor layer 14 continuously in the same apparatus inherently requires an apparatus which can be used for both process steps. Such an apparatus is not always available. Moreover, even when such an apparatus is available, the quality of the interface between the gate insulation layer 13 and the a-Si semiconductor layer 14 formed by the above process is not sufficient for some applications. Thin-film transistors fabricated as described above have a limited switching ratio (I.sub.on /I.sub.off ratio) and electron mobility (.mu.), and an undesirably large threshold voltage (V.sub.T). The transistors must therefore be relatively large in size. Liquid-crystal displays using such transistors have been unable to achieve a high display resolution.
SUMMARY OF THE INVENTION
The present invention provides a thin-film transistor fabrication process in which, after the gate insulation layer is formed and before the a-Si semiconductor layer is formed, the surface of the gate insulation layer is treated with an H.sub.2 plasma. The H.sub.2 plasma treatment has been found to improve the switching ratio, electron mobility, and threshold voltage characteristics of the thin-film transistor.





BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a process flowchart illustrating an embodiment of the thin-film transistor fabrication process of the present invention.
FIG. 2A to FIG. 2C are sectional views illustrating various steps in the thin-film transistor fabrication process of this invention, and also of the prior art.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
A preferred embodiment of this invention is described below with reference to the drawings.
FIG. 1 is a process flowchart illustrating an embodiment of this invention. The sectional views of the element at each step in the process are the same as in the prior art as illustrated in FIG. 2, so a separate drawing is omitted.
The process in FIG. 1 begins with a first step A for forming a gate electrode 12 on a dielectric substrate 11 such as a glass substrate. This step is the same as in the prior art.
Next a second step B is performed to create a gate insulation layer 13 over the gate electrode 12 and the dielectric substrate 11. This step is also the same as in the prior art.
Following the second step B, a third step C is carried out in the same fabrication apparatus without breaking the vacuum, to expose the surface of the gate insulation layer to an H.sub.2 plasma. The H.sub.2 plasma is created by a glow discharge using 100% H.sub.2 gas. The substrate temperature is set at 200.degree. C. to 300.degree. C., the gas flow at 10SSCM to 1000SSCM, the gas pressure at 50 pa to 400 pa, and the RF power density at 0.005 to 0.5 w/cm.sup.2. The discharge time (process time) is set at 1 minute to 60 minutes.
Following the third step C, a fourth step D is carried out, still in the same fabrication apparatus without breaking the vacuum, to form an a-Si semiconductor layer 14 over the gate insulation layer 13. This step is the same as in the prior art.
The remaining steps are a fifth step E for patterning the gate insulation layer 13 and a-Si semiconductor layer 14 to remove the part outside the transistor element area, a sixth step F for forming source and drain electrodes 15a and 15b, and a seventh step G for covering the thin-film transistor element thus formed with a protective passivation layer (not shown in the drawings). These steps are all the same as in the prior art.
Thin-film transistors were actually fabricated by the inventor to determine the relationships between the H.sub.2 plasma treatment in the process above and the transistor operating characteristics, specifically the V.sub.G -I.sub.D characteristic, the electron mobility (.mu.), and the threshold voltage (V.sub.T). Table 1 at the end of the specification shows the results. The transistor size, expressed as channel width (W)/channel length (L), was 100/10 .mu.m.
The data in Table 1 indicate that the H.sub.2 plasma treatment step markedly improves the interface between the gate insulation layer 13 and the a-Si semiconductor layer 14, resulting in a greatly increased on-current I.sub.on (hence a greatly increased switching ratio I.sub.on /I.sub.off), a greatly reduced threshold voltage V.sub.T, and a much higher electron mobility .mu.. This invention thus enables small-size thin-film transistors to be manufactured. High-resolution liquid-crystal display devices can easily be made from such transistors.
Although the best results are obtained when the second step B (formation of the gate insulating film), the third step C (H.sub.2 plasma treatment) and the fourth step D (formation of the a-Si film) are performed in the same apparatus without breaking the vacuum, the scope of the invention is not limited to this mode. When the second and the fourth steps must be performed in different apparatus (because for instance an apparatus that can be used for both steps is not available), results can still be obtained comparable to those when the second and fourth steps are performed in the same apparatus, but the third step is omitted. This is demonstrated by the experimental data in Table 2 at the end of the specification. In the experiments, the third step was performed in the same apparatus as the fourth step, but the second step was performed in a different apparatus. The H.sub.2 gas flow rate was 100 SCCM and gas pressure was 100 pa.
As seen from Table 2, the best result (among the four cases in Table 2) was obtained when the plasma treatment was performed with a power of 0.14 w/cm.sup.2 and for 5 min. The 0.007 w/cm.sup.2 -30 min. combination gave the second best result. This result is the nearest to the result in the right column in Table 1 (when the same apparatus was used for the two steps but the H.sub.2 plasma treatment was not performed). The 0.14 w/cm.sup.2 -30 min. combination gave an inferior but satisfactory resut. This indicates that excessive H.sub.2 plasma treatment gives a poor result, i.e., there is an upper limit in terms of power and time. When the power was 0.007 w/cm.sup.2 and the time was 5 min. no difference from the case where no H.sub.2 plasma treatment was performed was observed.
TABLE 1______________________________________ H.sub.2 Plasma Treatment Performed Not performed______________________________________I.sub.on (.mu.A) (V.sub.G = 20, V.sub.D = 10) 6 to 9 1 to 3V.sub.T (V) 1 to 3 6 to 9.mu. (cm.sup.2 /V .multidot. S) 0.4 to 0.5 0.1 to 0.3______________________________________
TABLE 2______________________________________ H.sub.2 Plasma Treatment Not Performed Performed______________________________________w/cm.sup.2 0.14 0.14 0.007 0.007 --min. 5 30 5 30 --I.sub.on 1 0.3 0.1 0.8 0.1V.sub.G = 20 V to to to to toV.sub.D = 10 V 3 0.5 0.3 2.0 0.3 2 10 15 5 15V.sub.T (V) to to to to to 4 12 18 7 18 0.1 0.03 0.03 0.1 0.03u to to to to to(cm.sup.2 /V S) 0.25 0.05 0.05 0.2 0.05Evaluation Very Inter- Poor Good Poor Good mediate______________________________________
Claims
  • 1. A thin-film transistor fabrication process comprising:
  • a first step for forming a gate electrode on a dielectric substrate;
  • a second step for forming a gate insulation layer over said gate electrode and said substrate;
  • a third step for treating the surface of said gate insulation layer with a .sub.2 plasma consisting of H.sub.2 gas created by glow discharge with an RF power density of from 0.005 w/cm.sup.2 to 0.5 w/cm.sup.2 and for the duration of from 1 minute to 60 minutes;
  • a fourth step for forming an amorphous silicon semiconductor layer over said gate insulating layer;
  • a fifth step for patterning said gate insulation layer and said amorphous silicon semiconductor layer to remove the parts outside the transistor element area; and
  • a sixth step for forming source and drain electrodes.
  • 2. A thin-film transistor fabrication process according to claim 1, wherein
  • the third step and the fourth step are performed in the same vacuum apparatus without breaking the vacuum between the third and the fourth steps.
  • 3. A thin-film transistor fabrication process according to claim 2, wherein the substrate temperature during said third step is from 200.degree. C. to 300.degree. C.
  • 4. A thin-film transistor fabrication process according to claim 2, wherein the gas flow during said glow discharge is from 10 SSCM to 1000 SSCM.
  • 5. A thin-film transistor fabrication process according to claim 2, wherein the gas pressure employed in said glow discharge is from 50 pa to 400 pa.
  • 6. A thin-film transistor fabrication process according to claim 2, wherein
  • the second step is also performed in the same vacuum apparatus as the third and fourth steps without breaking the vacuum between the second and the third steps.
  • 7. A thin-film transistor fabrication process according to claim 6, wherein the substrate temperature during said third step is from 200.degree. C. to 300.degree. C.
  • 8. A thin-film transistor fabrication process according to claim 6, wherein the gas flow during said glow discharge is from 10 SSCM to 1000 SSCM.
  • 9. A thin-film transistor fabrication process according to claim 6, wherein the gas pressure employed in said glow discharge is from 50 pa to 400 pa.
  • 10. A thin-film transistor fabrication process according to claim 1, further comprising a seventh step for covering, with a protective layer, the entire device that has been formed by the first to the sixth steps.
Priority Claims (1)
Number Date Country Kind
62-142268 Jun 1987 JPX
US Referenced Citations (3)
Number Name Date Kind
4113514 Pankove et al. Dec 1978
4151058 Kaplan et al. Apr 1979
4605447 Brotherton et al. Aug 1986
Foreign Referenced Citations (9)
Number Date Country
0129265 May 1984 EPX
0155526 Dec 1981 JPX
0156760 Dec 1981 JPX
0012524 Jan 1982 JPX
0137218 Aug 1983 JPX
0027575 Feb 1984 JPX
0016462 Jan 1985 JPX
0051264 Mar 1987 JPX
2140202 Nov 1984 GBX
Non-Patent Literature Citations (5)
Entry
Extended Abstracts, vol. 82-2, Oct. 1982, pp. 311-312, H. J. Stein et al.
Extended Abstracts, vol. 80-1, May 1980, pp. 464-466, No. 176, Y. Yatsuda et al.
Extended Abstracts, vol. 80-2, Oct. 1980, pp. 901-903, No. 352, H. J. Stein et al.
Proceedings of the S.I.D., vol. 26, No. 3, 1985, pp. 191-196, M. J. Powell.
Patent Abstracts of Japan, vol. 10, No. 325 (E-451) [2381], Nov. 6, 1986; & JP-A-61 133 662 (Canon Inc.) 20-06-1986.