Claims
- 1. An inverted, thin film field effect transistor structure, particularly useful in active matrix liquid crystal displays, said structure comprising:
- a substrate having an insulative coating thereon;
- a gate electrode comprising titanium disposed on said insulative substrate coating;
- a gate insulation layer disposed over said gate electrode;
- an amorphous silicon layer disposed over said gate insulation layer, said amorphous silicon and said gate insulation layer having an island configuration;
- a layer of aluminum disposed over said island said aluminum layer having an insulative gap therein, said gap being located over said gate electrode so as to define a field effect transistor;
- source line metallization disposed so as to be in contact with said aluminum layer on one side of said insulative gap and drain line metallization disposed so as to be in contact with said aluminum layer on the other side of said insulative gap said source line metallization and said drain line metallization comprising conductive material different than the conductive material in said aluminum layer; and
- a layer of indium tin oxide disposed on said insulative coating so as to form a pixel electrode, said pixel electrode being in electrical contact with said source or said drain line metallization.
- 2. The field effect transistor of claim 1 in which said source line and said drain line metalization comprise molybdenum.
- 3. The field effect transistor of claim 1 in which said insulative substrate coating comprises silicon dioxide.
- 4. The structure of claim 1 in which said layer of aluminum is set back from the edges of said island.
- 5. An inverted, thin film field effect transistor structure, particularly useful in active matrix liquid crystal displays, said structure comprising:
- an insulative substrate;
- a gate electrode comprising titanium disposed on said insulative substrate;
- a gate insulation layer disposed over said gate electrode;
- an amorphous silicon layer disposed over said gate insulation layer, said amorphous silicon and said gate insulation layer having an island configuration;
- a layer of aluminum disposed over said island, said aluminum layer having an insulative gap therein, said gap being located over said gate electrode so as to define a field effect transistor;
- source line metallization disposed so as to be in contact with said aluminum layer on one side of said insulative gap and drain line metallization disposed so as to be in contact with said aluminum layer on the other side of said insulative gap, said source line metallization and said drain line metallization comprising conductive material different than the conductive material in said aluminum layer; and
- a layer of indium tin oxide disposed on said insulative substrate so as to form a pixel electrode, said pixel electrode being in electrical contact with said source or said drain line metallization.
- 6. The structure of claim 5 in which said layer of aluminum is set back from the edges of said island.
Parent Case Info
This application is a continuation of application Ser. No. 127,024, filed Nov. 30, 1987, now abandoned, which is a continuation of application Ser. No. 761,939, filed Aug. 2, 1985, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0125666 |
Nov 1984 |
EPX |
0196915 |
Aug 1986 |
EPX |
0114453 |
Jul 1983 |
JPX |
0190061 |
Nov 1983 |
JPX |
2090057 |
Jun 1982 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Kawai, Satoru et al., "A Self-Aligned Amorphous-Silicon TFT for LCD Panels", Fujitsu Sci. Tech. Journal, vol. 21, No. 2, pp. 204-210 (June 1985). |
Chow, T. P. et al., "Plasma Etching of Refractory Gates for VLSI Applications", Journal of the Electrochemical Society, vol. 131, No. 10, Oct. 1984, pp. 2325-2335. |
Wiley et al. "Amorphous Metallization for High Temperature Semiconductor Device Applications" IEEE Trans. on Ind. Elec. vol. IE-29, No. 2 May 1982. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
127024 |
Nov 1987 |
|
Parent |
761939 |
Aug 1985 |
|