Claims
- 1. A process for making one above the other two field effect transistors sharing a common crystalline lattice structure of silicon, and in which the lower transistor is fabricated on a silicon crystal surface by forming in the surface source and drain areas which are aligned with a polysilicon gate insulated from said silicon surface, the process steps comprising:
- forming a lower gate-oxide layer on said silicon surface;
- forming a silicon gate member on said lower gate-oxide;
- doping said silicon surface to form source and drain regions in alignment with said gate member, thereby forming a lower transistor;
- forming a field oxide layer over said surface;
- forming an upper gate-oxide layer over said gate member;
- forming a via through said field oxide layer near said gate member to expose a portion of said silicon surface;
- epitaxially growing silicon selectively from said silicon surface portion upwardly through said via and laterally over the surface of said upper gate-oxide layer, said epitaxial silicon sharing a common crystal lattice structure with said lower transistor, said laterally grown epitaxial silicon being of lowly doped silicon as compared to the higher doped epitaxial silicon grown of the the same type dopant grown in said via;
- doping said epitaxial laterally grown silicon to form source and drain regions aligned with said gate member thereby forming an upper transistor having a common gate with said lower transistor and wherein both transistors are in a single unitary crystalline structure.
- 2. The process according to claim 1 in which the lower and upper transistors are doped so as to be complementary types.
- 3. The process according to claim 2 in which the upper transistor source region is positioned above the lower transistor source region and comprising the further step of forming a metal output contact directly to said lower transistor drain region and said upper transistor drain region.
- 4. The process according to claim 2 in which said lower transistor source and drain regions ae doped n.sup.+ and said upper transistor drain and source regions are doped p.sup.+.
- 5. The process according to claim 1 in which the formed gate member is polysilicon.
- 6. The process according to claim 1 in which the formed gate member is single crystal silicon.
- 7. The process according to claim 6 in which the single crystal silicon gate member is formed from a selected epitaxial growth from the silicon surface through a window in the lower gate oxide with epitaxial lateral local overgrowth on the surface of the lower gate oxide.
Parent Case Info
This application is a division of application Ser. No. 625,150, filed June 27, 1984.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4241359 |
Izumi et al. |
Dec 1980 |
|
4467518 |
Bansal et al. |
Aug 1984 |
|
4476475 |
Naem et al. |
Oct 1984 |
|
4479297 |
Mizutani et al. |
Oct 1984 |
|
Non-Patent Literature Citations (2)
Entry |
Colinge et al., IEDM, Wash. D.C. USA, Dec. 7-9, 1981, "ST-CMOS . . . Technology", pp. 557-560. |
Douglas, High Technology, Sep. 1983, "The Route to 3-D Chips, pp. 55-59. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
625150 |
Jun 1984 |
|