Claims
- 1. A method for facilitating three-dimensional device layout having a device structure comprising a first device having a non-single crystalline top surface and a second device having an active area, the method comprising the steps of:
- providing a substrate having a single crystalline structure and a substantially planar substrate surface, wherein the substrate surface comprises a pad layer having a substantially planar pad surface;
- fabricating the first device in the substrate surface such that the top surface of the first device is below the substrate surface to form a depression in the substrate surface;
- forming an intermediate layer in the depression to a height above the pad surface, the intermediate layer having a single crystalline top plane;
- planarizing the intermediate layer and the pad surface such that the top plane of the intermediate layer is substantially planar with the substrate surface; and
- fabricating a second device on the top plane, wherein the active region of the second device is within the top plane.
Parent Case Info
This application is a continuation-in-part of a U.S. Ser. No. 08/605,622 titled Buried-Strap Formation A DRAM Trench Capacitor filed Feb. 22, 1996.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4988637 |
Dhong et al. |
Jan 1991 |
|
5302541 |
Akazawa |
Apr 1994 |
|
5627092 |
Alsmeier et al. |
May 1997 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
605622 |
Feb 1996 |
|