Claims
- 1. A semiconductor structure comprising:
a first silicide layer; a silicon dioxide layer on and in contact with the first silicide layer; a first lightly doped semiconductor layer on and in contact with the silicon dioxide layer; and a second heavily doped semiconductor layer on and in contact with the lightly doped semiconductor layer.
- 2. The semiconductor structure of claim 1 wherein the first silicide layer comprises cobalt silicide.
- 3. The semiconductor structure of claim 1 wherein the silicon dioxide layer is an antifuse layer.
- 4. The semiconductor structure of claim 3 wherein the antifuse layer is capable of being breached.
- 5. The semiconductor structure of claim 4 wherein a diode is formed after the antifuse layer is breached.
- 6. The semiconductor structure of claim 5 wherein the diode is a Schottky diode.
- 7. The semiconductor structure of claim 1 wherein the structure is a portion of a first memory level.
- 8. The semiconductor structure of claim 7 wherein at least a second memory level exists above the first memory level.
- 9. The semiconductor structure of claim 8 wherein at least a second memory level exists below the first memory level.
Parent Case Info
[0001] This application is a continuation of Knall et al., U.S. patent application Ser. No. 10/689,187, “Three Dimensional Memory Array and Method of Fabrication”, which is a continuation of U.S. Pat. No. 6,653,712, which is a divisional of U.S. Pat. No. 6,420,215; which is a continuation-in-part of U.S. patent application Ser. No. 09/560626, filed Apr. 28, 2000, and since abandoned.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09814727 |
Mar 2001 |
US |
Child |
10153999 |
May 2002 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10689187 |
Oct 2003 |
US |
Child |
10805147 |
Mar 2004 |
US |
Parent |
10153999 |
May 2002 |
US |
Child |
10689187 |
Oct 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09560626 |
Apr 2000 |
US |
Child |
09814727 |
Mar 2001 |
US |