1. Field of the Invention
The present invention relates to a through silicon via structure and a manufacturing method thereof, and more particularly, to a through silicon via structure and a manufacturing method thereof that can effectively block metal atoms from diffusing out of the through silicon via structure.
2. Description of the Prior Art
A response speed of IC circuits is related to the longest linking distance between devices disposed on a chip. Since a vertical distance between adjacent layers is much shorter than the width of a single-layer chip, IC circuits with a three-dimensional structure can shorten the linking distance of devices disposed on a chip. Accordingly, their operational speed can be increased when a chip is designed with a vertical packed structure. To form this packed structure, two or more semiconductor dies with IC circuits are connected. The conductors are required to be formed in vertical layer structures to electrically connect to different semiconductor devices, thereby integrating them into packed semiconductor dies. Through silicon vias (TSVs) are designed to break the limit of the chip connection process, especially for a chip connection process with a higher performance requirement and higher density. The interconnection between chips carried out by TSVs means signal transmission can be more efficient.
Currently, copper has replaced aluminum as the conductive material of through silicon via structures due to its low resistance. Copper has a high diffusion coefficient, however, and diffuses into semiconductor substrates immediately after being exposed to silicon or silicon oxide, which may damage the semiconductor devices.
It is therefore one of the objectives of the present invention to provide a through silicon via structure and a manufacturing method thereof to block metal atoms from diffusing out of the through silicon via structure.
The present invention provides a through silicon via structure located in a substrate. The through silicon via structure includes a conductor, an inner plasma enhanced oxide layer, a liner layer, and an outer plasma enhanced oxide layer. The inner plasma enhanced oxide layer surrounds the conductor. The liner layer surrounds the inner plasma enhanced oxide layer. The outer plasma enhanced oxide layer surrounds the liner layer. The substrate surrounds the outer plasma enhanced oxide layer, and the substrate is directly in contact with the outer plasma enhanced oxide layer.
The present invention provides a manufacturing method of a through silicon via structure, illustrated by the following steps. First, a substrate is provided, and a through silicon hole is formed in the substrate. Next, an outer plasma enhanced oxide layer is formed on the through silicon hole, and a liner layer is formed on the outer plasma enhanced oxide layer. An inner plasma enhanced oxide layer is formed on the liner layer. Finally, a conductor is formed on the inner plasma enhanced oxide layer to completely fill the through silicon hole.
In accordance with the through silicon via structure and the manufacturing method thereof in the present invention, the conductor is surrounded by the inner plasma enhanced oxide layer, the liner layer, and outer plasma enhanced oxide layer in sequence, such that metal atoms can be blocked from diffusing out of the through silicon via structure, thereby preventing the semiconductor devices from damage.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
Please refer to
Comparing Table 2 with Table 1, the deposition thicknesses DB and DS of the tri-layer structure of the inner plasma enhanced oxide layer 26/liner layer 28/outer plasma enhanced oxide layer 30 are respectively thicker than the deposition thicknesses dB and dS of the double-layer structure plasma enhanced oxide layer 16/liner layer 18, but the deposition thickness DT in the present embodiment is thinner than the deposition thickness dT in the aforementioned embodiment. On condition that the deposition thickness DT near the top T of the conductor 24 is the same as the deposition thickness dT near the top T of the conductor 14, the tri-layer structure of the inner plasma enhanced oxide layer 26/liner layer 28/outer plasma enhanced oxide layer 30 in the present embodiment has thicker deposition thicknesses near the bottom B and the sidewall S of the conductor 24. As a result, in the present embodiment, metal atoms can be effectively blocked from diffusing into the substrate 22 from the bottom B and the sidewall S of the conductor 24.
Please refer to
It should be noted that, even when a cleaning process is performed after the through silicon hole P is formed in the substrate 22, many micro particles may remain on a surface of the through silicon hole P; thus, the surface of the through silicon hole P is quite rough. In the first embodiment of the present invention, since the surface of the through silicon hole P is directly surrounded by the liner layer 18, the surface roughness of the through silicon hole P will lead to decreased deposition thicknesses dB and dS and increased dT. In other words, a deposition thickness DT near the top T of the conductor 14 must be increased correspondingly in order to obtain enough dB and dS for effectively blocking metal atoms from diffusing into the substrate 12 from the bottom B and the sidewall S of the conductor 14. The thicker deposition thickness dT is not favorable for the planarization process as it may retard the productivity.
To solve the aforementioned problem, in the second embodiment of the present invention, the through silicon hole P is covered by the outer plasma enhanced oxide layer 30. The outer plasma enhanced oxide layer 30 is not sensitive to surface roughness, which also means the performance of plasma enhanced chemical vapor deposition process is only slightly affected by the roughness of the surface of the through silicon hole P, and therefore the outer plasma enhanced oxide layer 30 is still deposited with a low roughness. Moreover, in the second embodiment, the deposition thickness at the bottom and the sidewall of the through silicon hole P can be increased while the deposition thickness DT near the top T of the conductor 24 is decreased. Accordingly, the tri-layer structure of the inner plasma enhanced oxide layer 26/liner layer 28/outer plasma enhanced oxide layer 30 not only can effectively block metal atoms from diffusing into the substrate 22, but can also improve the performance of the planarization process and enhance the productivity due to its thinner deposition thickness DT.
To sum up, according to the first embodiment of the present invention, the double-layer structure of the plasma enhanced oxide layer 16/liner layer 18 of the through silicon via structure can prevent metal atoms from seriously diffusing into the substrate. According to another embodiment of the present invention, the tri-layer structure of the inner plasma enhanced oxide layer 26/liner layer 28/outer plasma enhanced oxide layer 30 of the through silicon via structure can further enhance the performance of blocking metal atoms from diffusion, and the tri-layer structure is beneficial to the subsequent planarization process.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.