Thyristors

Information

  • Patent Grant
  • 9361966
  • Patent Number
    9,361,966
  • Date Filed
    Thursday, August 1, 2013
    11 years ago
  • Date Issued
    Tuesday, June 7, 2016
    8 years ago
Abstract
Some embodiments include thyristors having first and second electrode regions, first and second base regions, and material having a bandgap of at least 1.2 eV in at least one of the regions. The first base region is between the first electrode region and the second base region, and the second base region is between the second electrode region and the first base region. The first base region interfaces with the first electrode region at a first junction, and interfaces with the second base region at a second junction. The second base region interfaces with the second electrode region at a third junction. A gate is along the first base region, and in some embodiments does not overlap either of the first and second junctions. Some embodiments include methods of programming thyristors, and some embodiments include methods of forming thyristors.
Description
TECHNICAL FIELD

Thyristors, methods of programming thyristors, and methods of forming thyristors.


BACKGROUND

Memory is one type of integrated circuitry, and is used in computer systems for storing data. Integrated memory is usually fabricated in one or more arrays of individual memory cells. The memory cells might be volatile, semi-volatile, or nonvolatile. Nonvolatile memory cells can store data for extended periods of time, and in some instances can store data in the absence of power. Non-volatile memory is conventionally specified to be memory having a retention time of at least about 10 years. Volatile memory dissipates and is therefore refreshed/rewritten to maintain data storage. Volatile memory may have a retention time of milliseconds, or less.


The memory cells are configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.


Nonvolatile memory may be used in applications in which it is desired to retain data in the absence of power. Nonvolatile memory may also be used in applications in which power is a limited resource (such as in battery-operated devices) as an alternative to volatile memory because nonvolatile memory may have the advantage that it can conserve power relative to volatile memory. However, read/write characteristics of nonvolatile memory may be relatively slow in comparison to volatile memory, and thus volatile memory is still often used, even in devices having limited reserves of power. It would be desirable to develop improved nonvolatile memory and/or improved semi-volatile memory. It would be further desirable to develop memory cells that are nonvolatile or semi-volatile, while having suitable read/write characteristics to replace conventional volatile memory in some applications.


Integrated circuit fabrication continues to strive to produce smaller and denser integrated circuits. It can be desired to develop small-footprint memory cells in order to conserve the valuable real estate of an integrated circuit chip. For instance, it can be desired to develop memory cells that have a footprint of less than or equal to 4F2, where “F” is the minimum dimension of masking features utilized to form the memory cells.


One type of memory cell is a thyristor-based random access memory (T-RAM) cell. A thyristor is a bi-stable device that includes two electrode regions (an anode region and a cathode region) and two base regions between the electrode regions. The four regions are alternating p-type and n-type regions. For instance, an example configuration may have a p-type anode region, an n-type base, a p-type base, and an n-type cathode region arranged in a p-n-p-n configuration. A thyristor includes two main terminals, one at the anode region and one at the cathode region, and includes a control terminal. The control terminal is often referred to as a “gate,” and may be electrically coupled with one of the base regions (conventionally, the gate is coupled to the base region nearest the cathode).


A thyristor in a memory device may be turned on by biasing the gate so that a p-n-p-n channel conducts a current. Once the device is turned on, often referred to as “latched,” the thyristor does not require the gate to be biased to maintain the current conducted between the cathode and the anode. Instead, it will continue to conduct until a minimum holding current is no longer maintained between the anode and cathode, or until the voltage between the anode and the cathode is reversed. Accordingly, the thyristor may function as a switch or diode capable of being switched between an “on” state and an “off” state.


T-RAM cells may have faster switching speeds and lower operating voltages than conventional SRAM cells. However, T-RAM cells may also have lower than desired retention times, and may have a large footprint.


It would be desired to develop new memory cells which can be non-volatile or semi-volatile, and which have may have a footprint approaching 4F2.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagrammatic cross-sectional view of an example embodiment memory cell.



FIG. 2 is a diagrammatic cross-sectional view of another example embodiment memory cell.



FIG. 3 is a diagrammatic schematic view of an example embodiment memory array comprising memory cells of the type shown in FIG. 1.



FIG. 4 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 3.



FIG. 5 is a diagrammatic schematic view of another example embodiment memory array comprising memory cells of the type shown in FIG. 1.



FIG. 6 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 5.



FIG. 7 is a diagrammatic schematic view of an example embodiment memory array comprising memory cells of the type shown in FIG. 2.



FIG. 8 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 7.



FIG. 9 is a diagrammatic schematic view of another example embodiment memory array comprising memory cells of the type shown in FIG. 2.



FIG. 10 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 9.



FIG. 11 is a diagrammatic cross-sectional view of another example embodiment memory cell.



FIG. 12 is a diagrammatic cross-sectional view of another example embodiment memory cell.



FIG. 13 illustrates an example embodiment memory cell in two different modes.



FIG. 14 is a diagrammatic schematic view of an example embodiment memory array comprising memory cells of the type shown in FIG. 11.



FIG. 15 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 14.



FIG. 16 is a diagrammatic schematic view of another example embodiment memory array comprising memory cells of the type shown in FIG. 11.



FIG. 17 diagrammatically illustrates an example embodiment operational arrangement for utilizing the memory array of FIG. 16.



FIGS. 18 and 19 diagrammatically illustrate process stages of an example embodiment method for fabricating an array of memory cells.



FIGS. 20-22 diagrammatically illustrate process stages of another example embodiment method for fabricating an array of memory cells.



FIGS. 23 and 24 diagrammatically illustrate process stages of another example embodiment method for fabricating an array of memory cells.



FIGS. 25-28 diagrammatically illustrate process stages of another example embodiment method for fabricating an array of memory cells.



FIGS. 29-31 diagrammatically illustrate process stages of another example embodiment method for fabricating an array of memory cells.





DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

Some embodiments include thyristor-based memory cells comprising one or more wide-bandgap materials; with a “wide-bandgap material” being a material having a bandgap measurably greater than the 1.12 eV bandgap of silicon. In some embodiments, the wide-bandgap material may have a bandgap of 1.2 eV or greater. In some embodiments, the wide-bandgap material may have a bandgap of 2.3 eV or greater, and may, for example, comprise one or more forms of silicon carbide.


The utilization of the wide-bandgap material may enable formation RAM having a longer retention time than conventional T-RAM. In some embodiments, the wide-bandgap material may enable formation of thyristor-based memory having a retention time of several years, and thus may enable formation of nonvolatile memory. In some embodiments, the thyristor-based memory cells having wide-bandgap material therein may be fully compatible with operation in a memory array, and may be highly reliable in that they do not rely on impact ionization for operation.


Example thyristor-based memory cells are described with reference to FIGS. 1 and 2.


Referring to FIG. 1, a memory cell 5 comprises a pair of base regions 10 and 12 between a pair of electrode regions 14 and 16. The base regions 10 and 12 may be referred to as first and second base regions, respectively; and similarly the electrode regions 14 and 16 may be referred to as first and second electrode regions, respectively. One of the electrode regions 14 and 16 corresponds to an anode region and the other corresponds to a cathode region. The base regions 10 and 12 correspond to a p-type base region and an n-type base region (with region 10 being the p-type base region in the shown embodiment, and with region 12 being the n-type base region). The regions 14, 10, 12 and 16 are alternating n-type and p-type regions.


The first base region 10 interfaces with the first electrode region 14 at a junction 11, and interfaces with the second base region 12 at a junction 13. The second base region interfaces with the second electrode region 16 at a junction 15. The junctions 11, 13 and 15 may be referred to as first, second and third junctions, respectively.


The electrode regions 14 and 16 are shown to be electrically coupled to electrical nodes 18 and 20, respectively. One of the nodes 18 and 20 may correspond to a bitline (i.e., a digit line or sense line). The other of the nodes 18 and 20 may correspond to a wordline (i.e., an access line) in some embodiments, or to a ground or other electrically static structure in other embodiments.


The illustrated memory cell 5 shows one of many doping arrangements that may be utilized for the two bases and the two electrodes. Other doping arrangements may be utilized in other embodiments, with some examples of other doping arrangements being illustrated in FIGS. 2 and 13.


The various regions 10, 12, 14 and 16 of FIG. 1 are doped to various levels, with the symbols “+” and “−” being utilized to indicate some of the dopant levels. In various of the embodiments described herein, some or all of the designations p+, p, p−, n−, n and n+ may be used to indicate various levels and types of doping. The difference in dopant concentration between the regions identified as being p+, p, and p− may vary depending on the particular material being doped. An example dopant concentration of a p+ region is a dopant concentration of at least about 1019 atoms/cm3 (and in some example applications may be from about 1019 atoms/cm3 to about 1020 atoms/cm3), an example dopant concentration of a p region is from about 1018 to about 1019 atoms/cm3, and an example dopant concentration of a p− region is less than about 5×1018 atoms/cm3 (and in some embodiments may be less than about 5×1017 atoms/cm3). The regions identified as being n−, n and n+ may have dopant concentrations similar to those described above relative to the p−, p and p+ regions, respectively. It is noted that the terms “p” and “n” can be utilized herein to refer to both dopant type and relative dopant concentrations. The terms “p” and “n” are to be understood as referring only to dopant type, and not to a relative dopant concentration, except when it is explicitly stated that the terms refer to relative dopant concentrations. Accordingly, for purposes of interpreting this disclosure and the claims that follow, it is to be understood that the terms “p-type doped” and n-type doped” refer to dopant types of a region and not to relative dopant levels. Thus, a p-type doped region can be doped to any of the p+, p, and p− dopant levels discussed above, and similarly an n-type doped region can be doped to any of the n+, n, and n− dopant levels discussed above.


The dopants utilized in memory cell 5 may be any suitable dopants. In some embodiments, at least part of the memory cell will comprise wide-bandgap material. An example wide-bandgap material is silicon carbide, and such may be n-type doped with, for example, one or more of N (such as from N2 and/or NH3), P (such as from PH3) and As (such as from AsH3); and p-type doped with, for example, one or more of B (such as from B2H6), Al (such as from AlCl3, trimethylaluminum and triethylaluminum) and Ga (such as from trimethylgallium).


In operation, depletion regions 22, 24 and 26 may be generated across the junctions 11, 13 and 15, respectively. The depletion regions are diagrammatically illustrated with cross-hatching. Approximate boundaries of the depletion regions are illustrated with dashed lines.


The memory cell 5 has a gate 28 along the base region 10. Such gate is electrically coupled with the base region 10. The gate is a control terminal of the type described in the “Background” of this disclosure, and may be utilized for switching the thyristor of memory cell 5 between an “on” and “off” state.


The illustrated thyristor of memory cell 5 is configured as a vertical pillar having a pair of opposing sidewalls 29 and 31, and the gate 28 is shown to be bifurcated into a pair of segments 33 and 35, with each segment being along one of the opposing sidewalls. In some embodiments, the illustrated memory cell may be one of a plurality of memory cells of a memory array, and the illustrated segments 33 and 35 of the gate may correspond to a pair of lines that extend along multiple memory cells of a row or column of the array to interconnect multiple memory cells. Such lines would extend in and out of the page relative to the cross-sectional view of FIG. 1. The segments 33 and 35 would join with one another at some location along the lines so that the illustrated segments 33 and 35 are actually two parts of the same gate. In some embodiments, the gate may extend entirely around the base region 10 (a so-called gate all around construction) so that the gate is along sides of the base region 10 that are in and out of the page relative to the view of FIG. 1, and in some embodiments the gate may be only along the opposing sides of the base shown in FIG. 1.


The gate 28 comprises a material 27. Such material may comprise any suitable substance; and may, for example, comprise one or more of various metals (for instance, titanium, tungsten, etc.), metal-containing compositions (for instance, metal silicide, metal nitride, etc.), and conductively-doped semiconductor materials (for instance, conductively-doped silicon, conducted-doped geranium, etc.).


The gate 28 is spaced from the sidewalls 29 and 31 of the thyristor pillar by dielectric material 30. The dielectric material may comprise any suitable composition or combination of compositions. In some embodiments, at least a portion of the thyristor pillar comprises one or more forms of silicon carbide, and at least a portion of the dielectric material 30 that is directly against the silicon carbide comprises a passivation composition containing silicon, oxygen and nitrogen. Such passivation composition may be formed by chemically reacting a surface of the silicon carbide with oxygen and nitrogen, and/or by depositing a composition containing silicon, oxygen and nitrogen along the surface of the silicon carbide.


In some embodiments, an entirety of dielectric material 30 may comprise the passivation composition containing silicon, oxygen and nitrogen. In other embodiments, the dielectric material 30 may comprise two or more different compositions, with the composition directly against surfaces of the thyristor pillar being the passivation material, and with one or more other compositions being between the passivation material and the gate 28. Such other compositions may comprise, for example, one or more of silicon dioxide and silicon nitride.


In the shown embodiment, the gate 28 is along base region 10 of the thyristor, but does not overlap the junctions 11 and 13. Further, the gate does not overlap the depletion regions 22 and 24 during operation of the thyristor. In the shown configuration in which the thyristor is a vertical pillar, the gate 28 may be considered to vertically overlap the base region 10, and to not vertically overlap the depletion regions 22 and 24.


It can be advantageous for gate 28 to not overlap depletion regions 22 and 24 in that such can alleviate or eliminate a source of leakage within the memory cell. Specifically, a thyristor-based memory cell may have primary leakage mechanisms that include gate-induced leakage (which may be referred to as gate-induced-drain-leakage, i.e., GIDL), and leakage through the various junctions (i.e., junction leakage). If the gate 28 overlaps the depletion regions, then a significant leakage mechanism within the memory cell may be gate-induced leakage, and such may be a much larger contribution to the leakage within the memory cell then the junction leakages. However, in the shown example embodiment of FIG. 1 the gate does not overlap the depletion regions, and thus only couples with the base region. Accordingly, the gate-induced leakage, if any, may be a small contribution to the overall leakage within the memory cell; and thus the overall leakage through the memory cell may be reduced. This can enable the memory cell of FIG. 1 to have much longer retention times than conventional T-RAM, and in some environments to have retention times suitable for utilization in nonvolatile memory.


The thyristor pillar of memory cell 5 may be considered to be subdivided into numerous regions, as explained with reference to the scales I and II shown in FIG. 1.


Scale I illustrates that the thyristor pillar may be considered to be subdivided into the first electrode region 14, the first base region 10, the second base region 12, and the second electrode region 16. The regions 14 and 10 interface at the junction 11, the regions 10 and 12 interface at the junction 13, and the regions 12 and 16 interface at the junction 15.


Scale II illustrates that the thyristor pillar may be considered to comprise a first outer region 40 corresponding to the portion of the electrode region 14 that is outward of the depletion region 22, a second outer region 42 corresponding to the portion of the electrode region 16 that is outward of the depletion region 26, a first inner region 44 between the depletion regions 22 and 24, and a second inner region 46 between the depletion regions 24 and 26.


As discussed above, the thyristor pillar may comprise one or more wide-bandgap materials. The wide-bandgap materials may advantageously improve retention time of the memory cell relative to narrower bandgap materials (such as silicon) by reducing leakage within the memory cell. In some embodiments, wide-bandgap materials are provided at least across the junctions 11 and 13 in wide enough expanses to fully encompass depletion regions 22 and 24. Thus, the wide-bandgap materials are provided across the locations where the wide-bandgap materials may reduce junction leakage. In some embodiments, the wide-bandgap materials may be provided as strips extending across depletion regions 22 and 24, and thus the regions 40, 44 and 46 of scale II may be narrow bandgap materials (such as silicon). In such embodiments, the wide-bandgap strips across depletion regions 22 and 24 may be the same composition as one another, and in other embodiments such wide-bandgap strips may be different compositions from one another.


In addition to being provided across the junctions, the wide-bandgap materials may be provided anywhere in the thyristor pillar where leakage may be problematic. For instance, it may be advantageous to provide wide-bandgap material to be across the region 40 of scale II when such region corresponds to part of a cathode region of the thyristor. In such embodiments, the wide-bandgap material across region 40 may be the same or different than the wide-bandgap material across one or both of the depletion regions 22 and 24. It may also be advantageous to provide wide-bandgap material within the one or both of regions 44 and 46 of scale II to either alleviate leakage, or to simplify fabrication of memory cell 5 in embodiments in which wide-bandgap material as provided within depletion regions 22 and 24. In some embodiments, wide-bandgap material is provided across all of the regions 40, 22, 44, 24, 46, 26 and 42 of scale II. In such embodiments, the same wide-bandgap material may be provided across all of the regions 40, 22, 44, 24, 46, 26 and 42 so that the entirety of the vertical thyristor pillar comprises, consists essentially of, or consists of only one wide-bandgap material. In other embodiments, one or more of the regions 40, 22, 44, 24, 46, 26 and 42 may comprise a different wide-bandgap material than another region to tailor the memory cell 5 for a particular application.


The wide-bandgap material may comprise any suitable composition. In some embodiments, the wide-bandgap material may comprise silicon and carbon, and may comprise one or more forms of silicon carbide. For instance, the wide-bandgap material may comprise, consist essentially of, or consist of the 3C form of silicon carbide in some embodiments, and thus may have a bandgap greater than 2.3 eV (specifically, such form of SiC has a band gap of 2.36 eV).



FIG. 2 shows an example embodiment memory cell 5a analogous to the memory cell 5 of FIG. 1, but comprising an npnp thyristor rather than a pnpn thyristor. The memory cell 5a of FIG. 2 is labeled with identical numbering to that used above to describe FIG. 1, and comprises identical features as the memory cell of FIG. 1, except for the different dopant type utilized in the electrode regions and base regions.


The memory cells of FIGS. 1 and 2 may be utilized in memory arrays. FIG. 3 diagrammatically illustrates a memory array 50 comprising a plurality of memory cells 5 of the type described above with reference to FIG. 1. Each memory cell is schematically illustrated as a thyristor, with the electrode regions 14 and 16 being a cathode and an anode, respectively.


The memory array 50 comprises a series of bitlines (the series identified as BL), a first series of wordlines (the series identified as WL1), and a second series of wordlines (the series identified as WL2). In some embodiments, the node 20 of FIG. 1 may correspond to a bitline (BL), the node 18 of FIG. 1 may correspond to a wordline of the first series (WL1) and the gate 26 of FIG. 1 may be along a wordline of the second series (WL2). In such embodiments, the electrode regions 14 of memory cells 5 may be considered to be first electrode regions which are directly coupled with a first series of wordlines, and the electrode regions 16 of the memory cells may be considered to be second electrode regions which are electrically coupled with bitlines. Each memory cell of array 50 may be uniquely addressed through combinations containing one of the bitlines together with one of the wordlines WL2 and/or one of the wordlines WL1. The wordlines may be alternatively referred to as access lines in some embodiments, and the bitlines may be alternatively referred to as sense lines in some embodiments.



FIG. 4 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50 into a “0” data state (i.e., “write 0” operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 4 also diagrammatically illustrates charge stored on the Pbase (i.e., the base 10 of FIG. 1) during the various operations. Example voltage levels for the various states indicated in FIG. 4 may include (assuming a bandgap of 2.3 eV):


VBLID=1.5 Volt (V)


VBLW0=1.5V


VBLRD=3V (D0, 3V; D1, 2.5V)


VBLW1=3V


VW1ID=1.5V


VW1WT=0V


VW1RD=0V


VW2ID=−3V


VW2WT=2V


VW2RD=−1.4V


The terms “D0” and “D1” indicate voltages read for the “0” data state and the “1” data state, respectively, of a memory cell.


Another set of example voltage levels for the various states indicated in FIG. 4 may include (assuming a bandgap of 2.3 eV):


VBLID=2V


VBLW0=2V


VBLRD=3.2V (D0, 3.2V; D1, 2.5V)


VBLW1=3.2V


VW1ID=2V


VW1WT=0.5V


VW1RD=0V


VW2ID=−3V


VW2WT=2V


VW2RD=−1.4V


It is noted that the “write 0” operation has a lower voltage differential between WL1 and the bitline than does the “write 1” operation. The lower voltage differential between the bitline and WL1 allows charge to drain from the Pbase, while the higher voltage differential between the bitline and WL1 results in charge being trapped on the Pbase. Various mechanisms may account for such relationship. For instance, high-voltage differentials between the bitline and WL1 during capacitive coupling of the base 10 with gate 28 can lead to latching and/or other mechanisms which limit charge transfer through the thyristor, and thus can lead to charge being trapped on the base 10. In contrast, low-voltage differentials between the bitline and WL1 during the capacitive coupling of the gate with the base may permit a steady flow of charge through the thyristor, and thus may permit charge to be drained from the base 10.



FIG. 5 diagrammatically illustrates another example embodiment memory array 50a comprising a plurality of memory cells 5 of the type described above with reference to FIG. 1. The memory array of FIG. 5 is similar to that of FIG. 3, except that the first series of wordlines (WL1 of FIG. 3) has been replaced with nodes 51. The nodes 51 are at a common voltage as one another, and in some embodiments may be electrically coupled with one another and with a common terminal (for instance, they may all be connected to a grounded plate).


In some embodiments, the node 20 of FIG. 1 may correspond to the bitline (BL) of FIG. 5, the node 18 of FIG. 1 may correspond to one of the nodes 51, and the gate 28 of FIG. 1 may be along a wordline of the series (WL2). In such embodiments, the electrode regions 14 of memory cells 5 may be considered to be first electrode regions which are electrically coupled with one another and with a common terminal; and the electrode regions 16 of the memory cells may be considered to be second electrode regions which are electrically coupled with bitlines. Each memory cell of array 50a may be uniquely addressed through combinations containing one of the bitlines together with one of the wordlines WL2.



FIG. 6 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50a into a “0” data state (i.e., “write 0” operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 6 also diagrammatically illustrates charge stored on the Pbase (i.e., the base 10 of FIG. 1) during the various operations. Example voltage levels for the various states indicated in FIG. 6 may include (assuming a bandgap of 2.3 V):


VBLID=0V


VBLW0=0V


VBLRD=3.2V (D0, 3.2V; D1, 2.5V)


VBLW1=3V


VW2ID=−3V


VW2WT=2V


VW2RD=−1.4V



FIG. 7 diagrammatically illustrates another example embodiment memory array 50b. The memory array of FIG. 7 comprises a plurality of memory cells 5a of the type described above with reference to FIG. 2. The memory array of FIG. 7, like that of FIG. 3, comprises a series of bitlines (the series identified as BL), a first series of wordlines (the series identified as WL1), and a second series of wordlines (the series identified as WL2). In the shown embodiment, the electrode 14 of FIG. 2 corresponds to an anode and the electrode 16 corresponds to a cathode. The cathodes are coupled to bitlines (BL); and thus the nodes 20 of FIG. 2 may correspond to bitlines. The anodes are coupled to wordlines of the first series (WL1); and thus the nodes 18 of FIG. 2 may correspond to wordlines of the first series. Gates analogous to the gate 28 of FIG. 2 are along wordlines of the second series (WL2). Each memory cell of array 50b may be uniquely addressed through combinations containing one of the bitlines together with one of the wordlines WL2 and/or one of the wordlines WL1.



FIG. 8 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50b into a “0” data state (i.e., “write 0” operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 8 also diagrammatically illustrates charge stored on the Nbase (i.e., the base 10 of FIG. 2) during the various operations. Example voltage levels for the various states indicated in FIG. 8 may include (assuming a bandgap of 2.3 eV):


VBLID=1.5V


VBLW0=2.2V


VBLRD=0V (D0, 0V; D1, 1V)


VBLW1=0.6V


VW1ID=1.5V


VW1WT=3V


VW1RD=3V


VW2ID=5V


VW2WT=0V


VW2RD=3.4V


Another set of example voltage levels for the various states indicated in FIG. 8 may include (assuming a bandgap of 2.3 eV):


VBLID=1.5V


VBLW0=1.6V


VBLRD=0V (D0, 0V; D1, 1V)


VBLW1=0V


VW1ID=1.5V


VW1WT=2.4V


VW1RD=3V


VW2ID=5V


VW2WT=0V


VW2RD=3.4V



FIG. 9 diagrammatically illustrates another example embodiment memory array 50c comprising a plurality of memory cells 5a of the type described above with reference to FIG. 2. The memory array of FIG. 9 is similar to that of FIG. 7, except that the first series of wordlines (WL1 of FIG. 7) have been replaced with nodes 53. The nodes 53 are at a common voltage as one another, and in some embodiments may be electrically coupled with one another and with a common terminal (for instance, they may all be connected to a plate having a voltage of 3V).



FIG. 10 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50c into a “0” data state (i.e., “write 0” operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 10 also diagrammatically illustrates charge stored on the Nbase (i.e., the base 10 of FIG. 2) during the various operations. Example voltage levels for the various states indicated in FIG. 10 may include (assuming a bandgap of 2.3 eV):


VBLID=2.2V


VBLW0=2.2V


VBLRD=0V (D0, 0V; D1, 1V)


VBLW1=0V


VW2ID=4V


VW2WT=0V


VW2RD=2V


The memory cells of FIGS. 1 and 2 have a gate (28) along only one of the base regions of the thyristor (specifically, the base region 10 in the shown embodiments). FIGS. 11 and 12 illustrate alternative embodiments in which paired gates are utilized so that each of the base regions of the thyristor is coupled with a gate.


Referring to FIG. 11, such illustrates a memory cell 5b analogous to the memory cell 5 of FIG. 1, but comprising a second gate 60 which is coupled with base region 12. The second gate 60 is shown to be bifurcated into a pair of segments 61 and 63 along the cross-sectional view of FIG. 11, but such segments may join with one another at some location outside of the view of FIG. 11 so that the segments are actually two parts of the same gate. In some embodiments, the second gate 60 may extend entirely around the base region 12 (a so-called gate all around construction) so that the gate is along sides of the base region 12 that are in and out of the page relative to the view of FIG. 11, and in some embodiments the gate may be only along the opposing sides of the base region 12 shown in FIG. 11.


The illustrated memory cell 5b may be considered to comprise a thyristor pillar, and to comprise a two-to-one relationship of gates with the pillar. Specifically, the gates are a pair of vertically-spaced gates 28 and 60; with one of the gates being coupled with the n-type base region 12 of the thyristor, and the other of the gates being coupled with the p-type base region 10 of the thyristor.


The gate 60 may comprise any suitable material, and may, for example, comprise one or more of the materials discussed above as being suitable for utilization in gate 28.


The gate 60 does not overlap the junctions 13 and 15 on opposing sides of base region 12, and in the shown embodiment the gate 60 also does not overlap the depletion regions 24 and 26 during operation of the thyristor. In the shown configuration, the gate 60 may be considered to vertically overlap the base region 12, and to not vertically overlap the depletion regions 24 and 26.


It can be advantageous for gate 60 to not overlap depletion regions 24 and 26 for reasons analogous to those discussed above as advantages for having the gate 28 not overlap depletion regions 22 and 24. Specifically, if gate 60 does not overlap depletion regions 24 and 26 such can alleviate or eliminate gate-induced leakage from gate 60.


The utilization of two gated base regions within the memory cell 5b may provide additional operational parameters within the memory cell (as described below with reference to FIGS. 14-17) which may enable the memory cell to be more readily tailored for some applications than could a memory cell having only a single gated base region.


The incorporation of a second gate into a memory cell may be utilized with any thyristor-based memory cell. Although FIG. 11 shows the second gate utilized with a pnpn thyristor, in other embodiments the second gate could also be utilized with an npnp thyristor. For instance, FIG. 12 shows a memory cell 5c comprising an npnp thyristor having two gated base regions.


The memory cells of FIGS. 1, 2, 11 and 12 are shown to comprise doped base regions. A difficulty that may occur in utilizing wide-bandgap materials is that it may be difficult to attain desired dopant levels in the base regions. Accordingly, the gate adjacent to a gated base region may be utilized to induce a desired conductivity type within the base region in some embodiments. For instance, the gates 28 of FIGS. 1 and 2 may be utilized to induce a desired conductivity type within base region 10; or one or both of the gates 28 and 60 of FIGS. 11 and 12 may be utilized to induce desired conductivity types within one or both of the base regions 10 and 12. FIG. 13 shows a memory cell 5d being shifted between two different modes by utilizing gates 28 and 60 to induce desired conductivity types within base regions 10 and 12.


The memory cell 5d of FIG. 13 has an initial mode 66 in which base regions 10 and 12 are of unspecified dopant type. The dopant type within the regions may be unknown, or may be different than a dopant type desired in a working thyristor. For instance, base region 10 should be p-type in a working thyristor, but may be n-type in mode 66, or may be of an undetermined type, depending on, among other things, the processing conditions utilized to form region 10 and the composition of region 10.


The initial mode 66 is converted to a different mode 68 through application of electric fields onto base regions 10 and 12 utilizing gates 28 and 60. The transition from mode 66 to mode 68 may be considered to comprise electrical inducement of desired dopant types within the base regions 10 and 12. The mode 68 has regions 10 and 12 appropriately doped for the pnpn the thyristor, and specifically has region 12 doped to n-type and region 10 doped to p-type. In the shown embodiment, the mode 68 also has depletion regions 22, 24 and 26 formed within the thyristor. The operation of the thyristor may further include inducement of a memory state within the thyristor through utilization of a voltage differential between the two electrode regions (14 and 16), together with capacitive coupling of one both of the base regions (10 and 12) to the gate adjacent the base region (gates 28 and 60).


In the shown embodiment, both of gates 28 and 60 are utilized for electrical inducement of desired dopant types the base regions (10 and 12), and are utilized for operation of the thyristor. In other embodiments, one of the gates may be utilized only for either electrical inducement or operation of the thyristor, rather than being utilized for both tasks.


In some embodiments, the vertical thyristor pillar 5d at the initial mode 66 may be considered to correspond to a structure having two electrodes (regions 14 and 16), and having a segment between the two electrodes (with the segment comprising the base regions 10 and 12). The segment has at least one gated portion (i.e., a portion proximate a gate), and in the shown embodiment of FIG. 13 has two gated portions. The thyristor pillar may be considered to be transitioned from mode 66 to mode 68 by inducing a conductivity type within the gated portion utilizing an electrical field produced with the gate.


In some embodiments, the thyristor 5d of FIG. 13 will comprise wide-bandgap material at least within one or both of the base regions 10 and 12. Such wide-bandgap material may extend entirely across depletion regions 22, 24 and 26 to reduce junction leakage, and to thereby increase retention time of the thyristor relative to a thyristor lacking the wide-bandgap material.


Although the inducement of conductivity type within the base regions may be particularly advantageous when utilizing wide-bandgap materials in the base regions, there may also be advantages to such inducement when the base regions comprise, consist essentially of, or consist of conventional semiconductor materials (like silicon). Accordingly, in some embodiments gates analogous to one or both of the gates 28 and 60 may be utilized to induce conductivity type in one or both base regions of a thyristor that has conventional semiconductor materials in one or both of such base regions.


The memory cells of FIGS. 11-13 may be incorporated into memory arrays. FIG. 14 diagrammatically illustrates an example embodiment memory array 50d utilizing a plurality of memory cells 5b of the type shown in FIG. 11. The memory array 50d comprises a series of bitlines (BL) connected to the anodes 16 of the thyristors, a series of wordlines (identified as WL2) connected to the gates 28, a series of first nodes 70 connected to the cathode regions of the thyristors, and a second series of nodes 72 connected to the gates 60. The nodes 70 may be all at a common voltage as one another, and the nodes 72 may be all at a common voltage as one another.



FIG. 15 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50d into a “0” data state (i.e., “write 0” operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 15 also diagrammatically illustrates charge stored on the Pbase (i.e., the base 10 of FIG. 11) during the various operations. Example voltage levels for the various states indicated in FIG. 15 may include (assuming a bandgap of 2.3 eV, assuming nodes 70 are at about 0V, and assuming nodes 72 are at about 3V):


VBLID=0.8V


VBLW0=0.8V


VBLRD=3V (D0, 3V; D1, 2V)


VBLW1=2.9V


VW2ID=−3V


VW2WT=2V


VW2RD=−1.4V


Voltage levels analogous to those of FIG. 15 may be utilized for the memory cell of FIG. 12 (which has an n-type base 10), if the nodes 72 (FIG. 14) are at about −3V.


The memory array of FIGS. 14 and 15 has the gates 60 held at about a constant voltage across all of the memory cells during read and write operations. In other memory arrays, the voltages across the gates 60 may vary, together with the voltages across gates 28, during the reading and writing operations. FIG. 16 illustrates a memory array 50e in which the gates 28 and 60 are both configured to be varied during reading and writing operations. The memory array 50e of FIG. 16 is similar to the memory array 50d of FIG. 14, except that gates 60 are connected to a set of wordlines (WL3) instead of being connected to static voltage nodes.



FIG. 17 diagrammatically illustrates various operations that may be utilized for programming individual memory cells of the array 50e into a “0” data state (i.e., “write 0”operations), programming the individual memory cells into a “1” data state (i.e., “write 1” operations), and for reading the memory cells to ascertain the data states of the individual memory cells. FIG. 17 also diagrammatically illustrates charges stored on the Pbase (i.e., the base 10 of FIG. 11) and the Nbase (i.e., the base 12 of FIG. 11) during the various operations. Example voltage levels for the various states indicated in FIG. 17 may include (assuming a bandgap of 2.3 eV, and assuming nodes 70 are at about 0V):


VBLID=0.8V


VBLW0=0.8V


VBLRD=3V (D0, 3V; D1, 2V)


VBLW1=3V


VW2ID=−3V


VW2WT=0V


VW2RD=−1.4V


VW3ID=3V


VW3WT=0V


VW3RD=1.4V


The various memory cells and memory arrays of FIGS. 1-17 may be formed utilizing any suitable processing. For instance, FIGS. 18 and 19 illustrate an example process for fabricating a memory array 50a of the type shown in FIG. 5.


Referring to FIG. 18, a semiconductor construction 80 comprises a substrate 82 comprising an n-type doped region 83 over a p-type doped region 81. The substrate 82 may comprise, consist essentially of, or consist of monocrystalline silicon in some embodiments. The terms “semiconductive substrate,” “semiconductor construction” and “semiconductor substrate” mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. The substrate may comprise numerous materials in some embodiments. For instance, the substrate may correspond to a semiconductor substrate containing one or more materials associated with integrated circuit fabrication. In such embodiments, such materials may correspond to one or more of refractory metal materials, barrier materials, diffusion materials, insulator materials, etc.


In some embodiments, the regions 81 and 83 may be conductively-doped regions of a monocrystalline silicon wafer, and/or may be conductively-doped regions formed along a tier of a partially-fabricated integrated circuit.


Conductively-doped regions 10, 12, 14 and 16 of a memory cell stack 84 are formed over substrate 82. In some embodiments, the entire stack 84 may comprise, consist essentially of, or consist of doped wide-bandgap material (such as, for example, 3C-SiC). If doped region 83 comprises monocrystalline silicon and the wide-bandgap material comprises silicon carbide, the wide-bandgap material may be epitaxially grown over the monocrystalline silicon.


A difficulty encountered in incorporating wide-bandgap materials (such as, for example, silicon carbide) into integrated circuit fabrication sequences is that dopant activation within the wide-bandgap materials may utilize a thermal budget which is too high for many of the components conventionally utilized in integrated circuitry. A method of reducing the thermal budget for dopant activation is to in situ dope the wide-bandgap material during epitaxial growth of such material.


A patterned mask 97 is formed over memory cell stack 84, with such patterned mask defining a pattern corresponding to a plurality of openings 99 that extend through the mask. The patterned mask may comprise any suitable composition and may be formed with any suitable processing. For instance, the mask may comprise photolithographically-patterned photoresist. As another example, the mask may comprise one or more structures formed utilizing pitch multiplication methodologies.


Referring to FIG. 19, a pattern is transferred from mask 97 (FIG. 18) into stack 84 with one or more suitable etches, and then the mask is removed. The memory cell stack 84 is thus patterned into a plurality of substantially vertical thyristor pillars 88 that extend upwardly from the substrate 82. Subsequently, dielectric material 30 is formed along sidewalls of the pillars.


The pillars 88 are referred to as being “substantially vertical” pillars to indicate that they extend substantially orthogonally to a primary upper surface of the substrate. Specifically, the term “vertical” is used herein to define a relative orientation of an element or structure with respect to a major plane or surface of a wafer or substrate. A structure may be referred to as being “substantially vertical” to indicate that the structure is vertical to within reasonable tolerances of fabrication and measurement.


Electrically-conductive interconnects 90 are formed between the pillars and in electrical connection with doped region 83. The interconnects 90 may be electrically coupled with one another through doped region 83 and/or through other interconnections, and may be all electrically connected to a common terminal so that they are all tied to the common voltage 51 (as shown).


The dielectric material 30 may be formed by initially providing surface passivation along outer exposed surfaces of pillars 88. Such surface passivation may comprise providing a layer containing silicon, oxygen and nitrogen along the outer surfaces. Such layer may be formed by nitridation/oxidation of exposed outer surfaces of silicon carbide in some embodiments, and/or by deposition of passivation material along the exposed outer surfaces. The dielectric material 30 may consist of the passivation layer in some embodiments. In other embodiments, additional dielectric materials may be formed over the passivation layer to form a dielectric material 30 comprising the passivation layer in combination with other dielectric materials. Such other dielectric materials may comprise, for example, one or both of silicon dioxide and silicon nitride.


In some embodiments, material 90 may comprise metal or other thermally sensitive material, and an advantage of forming conductive material 90 after the doping of the wide-bandgap material is that such can avoid exposure of the thermally sensitive material to the thermal budget utilized for the doping of the wide-bandgap material.


Electrically insulative material 92 is formed over conductive material 90 and between the pillars 88, and then the conductive material 27 is formed and patterned over insulative material 92 to form the gates 28. Subsequently, another insulative material 94 is formed over gates 28 and insulative material 92. The electrically insulative materials 92 and 94 may comprise any suitable compositions or combinations of compositions, including for example, one or more of silicon dioxide, silicon nitride, and any of various doped oxide glasses (for instance, borophosphosilicate glass, phosphosilicate glass, fluorosilicate glass, etc.). The electrically insulative materials 92 and 94 may be the same composition as one another in some embodiments, and may differ in composition from one another in other embodiments.


A bitline 100 is formed across the pillars 88, and in direct electrical contact with the upper doped regions 16 within such pillars. The bitline 100 may be considered to be an example of a node 20 (FIG. 1) that may be formed in direct electrical connection with the upper electrode regions 16 of the illustrated example embodiment memory cells. Bitline 100 may comprise any suitable electrically conductive material; and may, for example, comprise, consist essentially of or consist of one or more of various metals, metal-containing compositions and conductively-doped semiconductor materials.


The construction 80 has a dimension from one side of a pillar to a same side of an adjacent pillar of 2F, and thus the individual memory cells may have footprints of about 4F2.


The thyristor pillars 88 have topmost junctions corresponding to the junctions 15 between regions 12 and 16. In some embodiments, it may be desired to utilize a so-called top junction lifetime killer implant to reduce carrier lifetime across such top junction and improve junction breakdown voltage. Any suitable species may be implanted for the top junction lifetime killer implant, and the species may vary depending on the materials present in regions 12 and 16. In some embodiments, a suitable species for the top junction lifetime killer implant may be carbon.


Although the top junction killer implant is described specifically with reference to the embodiment of FIGS. 18 and 19, it is to be understood that the top junction lifetime killer implant may be utilized in any of the various embodiments described in this disclosure.


Although FIGS. 18 and 19 pertain to formation of memory cells of the type shown as memory cells 5 in FIG. 1, persons of ordinary skill will recognize that similar processing may be utilized to form any of the other memory cells described in this disclosure. For instance, in some embodiments, processing analogous to that of FIGS. 18 and 19 may be utilized to fabricate two-gate thyristors of the types described with reference to FIGS. 11-13.


The embodiment of FIGS. 18 and 19 patterns the thyristor pillars 88 (FIG. 19) by providing a patterned mask (97 of FIG. 18) over an expanse of memory cell material, and then transferring a pattern from the mask into the memory cell material with one or more suitable etches. Another example embodiment method for forming the pillars may comprise depositing the memory cell material within a plurality of openings, as described with reference to FIGS. 20-22.


Referring to FIG. 20, a construction 80a comprises the substrate 82 and a patterned dielectric material 110 formed over the substrate. The dielectric material 110 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of silicon dioxide, silicon nitride, and any of various doped silicon oxide glasses (for instance, borophosphosilicate glass, phosphosilicate glass, etc.). The patterned dielectric material has a plurality of vertical openings 112 extending therethrough, with such openings being arranged in a pattern across the substrate. The openings may be formed utilizing any suitable processing, such as, for example, formation of a patterned mask (not shown) over the dielectric material 110 to define locations for the openings, followed by one or more suitable etches through material 110 to create the openings. The patterned mask may be any suitable mask, including, for example, a photolithographically-patterned photoresist mask, and/or a mask created utilizing various pitch multiplication methodologies.


The substrate 80 of FIG. 20 has the electrically-conductive interconnects 90 formed therein. In subsequent processing (described below with reference to FIGS. 21 and 22), wide-bandgap material will be formed within openings 112 and conductively doped. As discussed above with reference to FIGS. 18 and 19, the conductive doping of wide-bandgap material may comprise a thermal budget which can problematically affect common conductive materials (for instance, metal) utilized for conductive interconnects. However, in some embodiments, either conductive interconnects 90 may be formed of material that tolerates the relatively high thermal budget utilized for fabricating doped wide-bandgap materials, or the wide-bandgap material may be of a composition that can be formed and conductively-doped within a thermal budget that does not adversely impact conductive interconnects formed of conventional materials. Accordingly, there can be embodiments in which the conductive interconnects 90 are formed prior to fabrication and doping of wide-bandgap materials. If there may be a problem in forming the conductive interconnects prior to the fabrication and doping of the wide-bandgap materials, the conductive interconnects may be alternatively formed after fabrication and doping of the thyristor pillars with processing analogous to that discussed above with reference to FIG. 19.


Referring to FIG. 21, thyristor pillar material 114 is formed within openings 112. The thyristor pillar material may comprise wide-bandgap material, such as, for example, one or more forms of silicon carbide (with an example form of silicon carbide being 3C-SiC). Although the thyristor pillar material 114 is shown to be homogeneous, in other embodiments the thyristor pillar material may comprise multiple discrete compositions.


The thyristor pillar material may be formed utilizing any suitable processing. For example, material 114 may be formed by epitaxial growth from exposed upper surfaces of the semiconductor material of substrate 82 (for instance, epitaxial growth of silicon carbide from an exposed upper surface of a monocrystalline silicon substrate). As another example, material 114 may be formed by deposition of one or more appropriate compositions within openings 112. The deposition may comprise chemical vapor deposition (CVD), atomic layer deposition (ALD) and/or any other suitable deposition process. Material 114 may be in situ doped during the formation of the material within the openings, and/or may be doped with one or more suitable implants occurring after formation of the material within the openings. If material 114 is formed within the openings with a deposition process and is amorphous as-deposited, and it is desired for material 114 to be crystalline (such as, for example when material 114 comprises, consists essentially of, or consists of one or more forms of silicon carbide), the material may be recrystallized after the deposition of the material within the openings. In some embodiments, such recrystallization may be accomplished with suitable thermal processing.


The formation of material 114 within the openings 112 patterns material 114 into a plurality of pillars 88. In some embodiments, material 114 may be deposited to overfill the openings, and to extend across an upper surface of dielectric material 110. Subsequently, chemical-mechanical polishing (CMP) or other planarization may be utilized to remove material 114 from over the upper surface of dielectric 110 and to form the illustrated structure of FIG. 21 having a plurality of spaced-apart pillars 88.


Referring to FIG. 22, the thyristor material 114 is shown after appropriate doping to form the electrode regions 14 and 16, and the base regions 10 and 12; and to thereby form appropriately-doped thyristor pillars from the thyristor material of the pillars 88. Such thyristor pillars may be incorporated into any of the various memory cells discussed above with reference to FIGS. 1, 2 and 11-13. In the shown embodiment, the thyristor pillars are incorporated into memory cells 5b analogous to those discussed above with reference to FIG. 11. Accordingly, dielectric material 30 is formed along sidewalls of the pillars 88, and gates 28 and 60 are formed along the base regions 10 and 12. The illustrated embodiment may be a memory array analogous to the array 50d of FIG. 14; and thus may have the interconnect regions 90 connected to common voltage of the type shown in FIG. 14 as nodes 70, and the gates 60 connected to common voltage of the type shown in FIG. 14 as nodes 72.


The dielectric material 30 may be formed utilizing processing of the type discussed above with reference to FIG. 19.


The gate 28 and 60 may be formed with any suitable processing. In some embodiments, dielectric material 110 (FIG. 21) may be removed to form spaces between the pillars 88 and to thereby expose sidewall surfaces of the pillars for formation of dielectric material 30. Subsequently, a dielectric material 120 may be formed over substrate 82 and between the pillars 88, and then gates 28 may be formed and patterned over such dielectric material. Another dielectric material 122 may be formed over and between the gates 28, and then gates 60 may be formed and patterned over the material 122. Subsequently, a dielectric material 124 may be formed over gates 60, and then bitline 100 may be formed and patterned over the dielectric material 124.


The dielectric materials (i.e., electrically insulative materials) 120, 122 and 124 may comprise any suitable compositions or combinations of compositions, including for example, one or more of silicon dioxide, silicon nitride, and any of various doped oxide glasses (for instance, borophosphosilicate glass, phosphosilicate glass, fluorosilicate glass, etc.). The electrically insulative materials 120, 122 and 124 may be the same composition as one another in some embodiments. Alternatively, at least one of such electrically insulative materials may differ in composition from at least one of the other of such electrically insulative materials in other embodiments.


In some embodiments, the base regions 10 and 12 may not be doped to the shown n and p types at the processing stage of FIG. 22, but instead such dopant types within the base regions may be electrically induced during utilization of the thyristors as discussed above with reference to FIG. 13.


Although FIGS. 20-22 pertain to formation of memory cells 5b of the type shown in FIG. 11, persons of ordinary skill will recognize that similar processing may be utilized to form any of the other memory cells described in this disclosure.


The embodiment of FIGS. 20-22 is a process in which gates 28 and 60 are formed after formation of thyristor material 114 (FIG. 21) within substantially vertical openings in a dielectric material. In other embodiments, the gates may first be formed within the dielectric material, and then the openings patterned through the material and filled with thyristor material 114. An example embodiment in which the gates are formed prior to filling openings with thyristor material is described with reference to FIGS. 23 and 24.


Referring to FIG. 23, a semiconductor construction 80b is shown to comprise dielectric materials 120, 122 and 124, and the gates 28 and 60 supported over the dielectric materials 120 and 122. Openings 112 are formed through the dielectric materials, and adjacent the gates 28 and 60. The openings may be formed utilizing any appropriate mask (not shown) to define the locations of the openings, followed by one or more appropriate etches through the various materials to extend the openings to the upper surface of substrate 82.


The openings 112 are lined with the dielectric material 30. The dielectric material 30 may be formed in the shown configuration by initially depositing the dielectric material 30 to extend along sidewalls of the openings, across the bottom surfaces of the openings, and across top surfaces of dielectric material 124; and then utilizing an anisotropic etch to remove material 30 from along the horizontal surfaces, while leaving material along the vertical sidewall surfaces.


Referring to FIG. 24, thyristor material 114 is formed within openings 112 to form pillars 88. The thyristor material is appropriately doped to create electrode regions 14 and 16, and to create base regions 10 and 12. Subsequently, bitline 100 may be formed across the pillars 88.


The embodiment of FIGS. 20-22 formed all of the thyristor material 114 (FIG. 21) of the vertical pillars 88 (FIG. 22) within the openings 112 in the patterned material 110 (FIG. 20). In other embodiments, only some of the thyristor material of such pillars may be formed within openings in a patterned material. An example embodiment in which only some of the thyristor material is formed within openings in a patterned material is described with reference to FIGS. 25-28.


Referring to FIG. 25, a construction 80c comprises the substrate 82 and a patterned material 130 formed over the substrate. The material 130 may comprise any suitable composition or combination of compositions, and in some embodiments may be electrically insulative and may comprise, consist essentially of, or consist of one or more of silicon dioxide, silicon nitride, and any of various doped silicon oxide glasses (for instance, borophosphosilicate glass, phosphosilicate glass, etc.). The patterned material 130 has a plurality of openings 132 extending therethrough, with such openings being arranged in a pattern across the substrate. The openings may be formed utilizing any suitable processing, such as, for example, formation of a patterned mask (not shown) over the dielectric material 130 to define locations for the openings, followed by one or more suitable etches through material 130 to create the openings. The patterned mask may be any suitable mask, including, for example, a photolithographically-patterned photoresist mask, and/or a mask created utilizing various pitch multiplication methodologies.


Referring to FIG. 26, a material 134 is formed within openings 132. The material 134 overfills the openings, and thus forms an expanse extending across the upper surface of patterned material 130. The material 134 may comprise wide-bandgap material, such as, for example, one or more forms of silicon carbide (with an example form of silicon carbide being 3C-SiC), and may be epitaxially grown from exposed surfaces of substrate 82 within the openings (for instance, the material 134 may comprise one or more forms of silicon carbide epitaxially grown from exposed surfaces of monocrystalline silicon of substrate 82). The material 134 is shown to be in situ doped to form alternating n-type and p-type regions 136, 138, 140 and 142.


Epitaxially-grown material formed within openings (such as, for example, the openings 132) may have stacking faults therein. However, if the bulk of the epitaxially-grown material is outside of the openings, the epitaxially-grown material within the openings and directly above the openings may be relatively clean of stacking faults, and instead the stacking faults may be primarily within regions between the openings (which are regions which will ultimately be removed to form pillars 88 in processing described below with reference to FIG. 27).


A patterned mask is formed over material 134, with such mask comprising the shown features 146. The patterned mask may be any suitable mask, including, for example, a photolithographically-patterned photoresist mask, and/or a mask created utilizing various pitch multiplication methodologies.


Referring to FIG. 27, a pattern is transferred from masking features 146 into material 134 with one or more suitable etches to pattern the material 134 into pillars 88. The doped regions 136, 138, 140 and 142 of material 134 become the various electrode and base regions 10, 12, 14 and 16 of the thyristor pillars.


The illustrated thyristor pillars have narrower segments 150 within the openings 132 in material 130, and have wider segments 152 over the narrower segments (with the terms “narrower” and “wider” being relative to one another, and indicating the segments 150 are narrow relative to the segments 152).


Referring to FIG. 28, masking material features 146 (FIG. 27) are removed, and the thyristor pillars 88 are incorporated into memory cells 160. In the shown embodiment, dielectric material 162 is formed over the dielectric material 130, and subsequently gates 28 are formed over the dielectric material 162. A dielectric material 164 is formed over and between the gates 28, and then gates 60 are formed over the material 164. Dielectric material 166 is then formed over the gates 60, and the bitline 100 is formed and patterned over the dielectric material 166.


Another example embodiment in which only some of the thyristor material is formed within openings in a patterned material is described with reference to FIGS. 29-31.


Referring to FIG. 29, a construction 80d comprises the substrate 82, and comprises the conductive interconnects 90 formed to extend above an upper surface of the substrate. The shown interconnects 90 may be considered to correspond to patterned features of a mask, and to define a pattern of openings 170 extending between the interconnects and to the upper surface of the substrate.


The material 134 is formed within openings 170 and across upper surfaces of interconnects 90. The material 134 may comprise the wide-bandgap material discussed above with reference to FIG. 26, and may be epitaxially grown from exposed surfaces of substrate 82. The material 134 is in situ doped to form the alternating n-type and p-type regions 136, 138, 140 and 142.


A patterned mask is formed over material 134, with such mask comprising the shown features 172. The patterned mask may be any suitable mask, including, for example, a photolithographically-patterned photoresist mask, and/or a mask created utilizing various pitch multiplication methodologies.


Referring to FIG. 30, a pattern is transferred from masking features 172 into material 134 with one or more suitable etches to pattern the material 134 into pillars 88. The doped regions 136, 138, 140 and 142 of material 134 become the various electrode and base regions 10, 12, 14 and 16 of the thyristor pillars.


The patterning of the thyristor pillars forms gaps 174 which space the thyristor pillars from the upper portions of interconnects 90.


Referring to FIG. 31, masking material features 172 (FIG. 30) are removed, and the thyristor pillars 88 are incorporated into memory cells 180. In the shown embodiment, dielectric material 182 is formed over the substrate 82, and subsequently gates 28 are formed over the dielectric material 182. A dielectric material 184 is formed over and between the gates 28, and then gates 60 are formed over the material 184. Dielectric material 186 is then formed over the gates 60, and the bitline 100 is formed and patterned over the dielectric material 186.


The various memory cells and arrays discussed above may be incorporated into integrated circuit chips or packages, and such may utilized in electronic devices and/or electronic systems. The electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.


The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.


The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.


When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present. When a structure is referred to as being “connected” or “coupled” to another structure, it can be directly connected or coupled to the other structure, or intervening structures may be present. In contrast, when a structure is referred to as being “directly connected” or “directly coupled” to another structure, there are no intervening structures present.


In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. A method of forming a plurality of thyristors, comprising: forming at least one wide-bandgap material over a monocrystalline silicon substrate, wherein a wide bandgap is a bandgap greater than or equal to 1.2 eV;patterning the wide-bandgap material into a plurality of substantially vertical thyristor pillars extending upwardly from the substrate;forming one or more dielectric materials along sidewalls of the thyristor pillars;forming gates along the thyristor pillars; the gates being spaced from the thyristor pillars by the one or more dielectric materials; the gates being in a two-to-one correspondence with the pillars so that each pillar is associated with a pair of vertically spaced gates; andforming a patterned material across the substrate, openings extending through the patterned material and to regions of the substrate, the openings being arranged in a first pattern, the method further comprising:epitaxially growing the wide-bandgap material to fill the openings with the wide-bandgap material and to form an expanse of the wide-bandgap material over the patterned material;forming a patterned mask over the expanse of the wide-bandgap material; andtransferring a pattern from the mask to the expanse of the wide-bandgap material to pattern the wide-bandgap material into the thyristor pillars, wherein the patterned material comprises electrically conductive material.
  • 2. The method of claim 1 wherein uppermost junctions are formed within the thyristor pillars, and further comprising implanting at least one species into the uppermost junctions which reduces carrier lifetime.
  • 3. The method of claim 1 wherein the forming the wide-bandgap material over the substrate comprises epitaxially-growing material over the substrate to form an expanse of the material across the substrate, and wherein the patterning comprises: forming a patterned mask across the expanse; andetching into the expanse to transfer a pattern from the mask through the expanse.
  • 4. The method of claim 1 further comprising forming a patterned dielectric material across the substrate, vertical openings extending through the patterned dielectric material and to regions of the substrate, the vertical openings being arranged in a pattern; and wherein the patterning of the wide-bandgap material comprises epitaxially growing the wide-bandgap material within the openings to form the wide-bandgap material into the pattern of the openings.
  • 5. The method of claim 4 wherein the gates are formed within the dielectric material prior to epitaxially growing the wide-bandgap material.
  • 6. The method of claim 4 wherein at least some of the dielectric material is removed after epitaxially growing the wide-bandgap material to form spaces adjacent the thyristor pillars, and wherein the gates are formed within said spaces.
  • 7. The method of claim 1 further comprising forming a patterned dielectric material across the substrate, vertical openings extending through the dielectric material and to regions of the substrate, the vertical openings being arranged in a pattern, and further comprising: depositing the wide-bandgap material within the openings to form the deposited material into the pattern of the openings; andrecrystallizing the wide-bandgap material after the deposition of the wide-bandgap material.
  • 8. The method of claim 1 wherein the patterning of the expanse of the wide-bandgap material also removes some of the wide-bandgap material from within the openings to forms gaps which space the thyristor pillars from the electrically conductive patterned material.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of, and claims priority to, U.S. patent application Ser. No. 13/043,295, which was filed on Mar. 8, 2011, the teachings of which are incorporated herein by reference.

US Referenced Citations (274)
Number Name Date Kind
3988771 Krishna Oct 1976 A
4487639 Lam et al. Dec 1984 A
5098861 Blackstone Mar 1992 A
5102821 Moslehi Apr 1992 A
5106776 Shen et al. Apr 1992 A
5260233 Buti et al. Nov 1993 A
5373184 Moslehi Dec 1994 A
5378316 Franke et al. Jan 1995 A
5412598 Shulman May 1995 A
5465249 Cooper, Jr. et al. Nov 1995 A
5471039 Irwin, Jr. et al. Nov 1995 A
5510630 Agarwal et al. Apr 1996 A
5563084 Ramm et al. Oct 1996 A
5600160 Hvistendahl Feb 1997 A
5874760 Burns, Jr. et al. Feb 1999 A
5904507 Thomas May 1999 A
5909618 Forbes et al. Jun 1999 A
5920105 Okamoto et al. Jul 1999 A
5930640 Kenney Jul 1999 A
5936274 Forbes et al. Aug 1999 A
5963469 Forbes Oct 1999 A
6017778 Pezzani Jan 2000 A
6033957 Burns, Jr. et al. Mar 2000 A
6137128 Holmes et al. Oct 2000 A
6191476 Takahashi et al. Feb 2001 B1
6225151 Gardner et al. May 2001 B1
6225165 Noble, Jr. et al. May 2001 B1
6229161 Nemati et al. May 2001 B1
6245663 Zhao et al. Jun 2001 B1
6255731 Ohmi et al. Jul 2001 B1
6274888 Suzuki et al. Aug 2001 B1
6294418 Noble Sep 2001 B1
6303468 Aspar et al. Oct 2001 B1
6335231 Yamazaki et al. Jan 2002 B1
6335258 Aspar et al. Jan 2002 B1
6352894 Goebel et al. Mar 2002 B1
6355501 Fung et al. Mar 2002 B1
6355520 Park et al. Mar 2002 B1
6365488 Liao Apr 2002 B1
6492662 Hsu et al. Dec 2002 B2
6559471 Finder et al. May 2003 B2
6576944 Weis Jun 2003 B2
6593624 Walker Jul 2003 B2
6600173 Tiwari Jul 2003 B2
6627924 Hsu et al. Sep 2003 B2
6649980 Noguchi Nov 2003 B2
6653174 Cho et al. Nov 2003 B1
6690039 Nemati et al. Feb 2004 B1
6713791 Hsu et al. Mar 2004 B2
6713810 Bhattacharyya Mar 2004 B1
6727529 Nemati et al. Apr 2004 B2
6744094 Forbes Jun 2004 B2
6756286 Moriceau et al. Jun 2004 B1
6764774 Grill et al. Jul 2004 B2
6768156 Bhattacharyya Jul 2004 B1
6809044 Aspar et al. Oct 2004 B1
6812504 Bhattacharyya Nov 2004 B2
6815781 Vyvoda et al. Nov 2004 B2
6841813 Walker et al. Jan 2005 B2
6845034 Bhattacharyya Jan 2005 B2
6870202 Oka Mar 2005 B2
6881994 Lee et al. Apr 2005 B2
6882008 Ohsawa Apr 2005 B1
6888199 Nowak et al. May 2005 B2
6891205 Cho et al. May 2005 B1
6906354 Hsu et al. Jun 2005 B2
6914286 Park Jul 2005 B2
6934209 Marr Aug 2005 B2
6940748 Nejad et al. Sep 2005 B2
6940761 Forbes Sep 2005 B2
6946365 Aspar et al. Sep 2005 B2
6953953 Horch Oct 2005 B1
6958263 Bhattacharyya Oct 2005 B2
6958513 Wang Oct 2005 B2
6965129 Horch et al. Nov 2005 B1
6992349 Lee et al. Jan 2006 B2
6995456 Nowak Feb 2006 B2
7015092 Jaiprakash et al. Mar 2006 B2
7029956 Hsu et al. Apr 2006 B2
7052941 Lee May 2006 B2
7075146 Forbes Jul 2006 B2
7081663 Bulucea Jul 2006 B2
7115939 Forbes Oct 2006 B2
7120046 Forbes Oct 2006 B1
7129538 Lee Oct 2006 B2
7151024 Forbes Dec 2006 B1
7157771 Forbes Jan 2007 B2
7158401 Bhattacharyya Jan 2007 B2
RE39484 Bruel Feb 2007 E
7180135 Ioannou Feb 2007 B1
7195959 Plummer et al. Mar 2007 B1
7205185 Dokumaci et al. Apr 2007 B2
7250628 Bhattacharyya Jul 2007 B2
7250646 Walker et al. Jul 2007 B2
7268373 Gupta et al. Sep 2007 B1
7271052 Forbes Sep 2007 B1
7279740 Bhattacharyya et al. Oct 2007 B2
7304327 Nemati et al. Dec 2007 B1
7323380 Forbes Jan 2008 B2
7326969 Horch Feb 2008 B1
7338862 Huo et al. Mar 2008 B2
7358120 Furukawa et al. Apr 2008 B2
7359229 Ferrant et al. Apr 2008 B2
7362609 Harrison et al. Apr 2008 B2
7368352 Kim et al. May 2008 B2
7378325 Kaneko et al. May 2008 B2
7410867 Forbes Aug 2008 B2
7415690 Liang et al. Aug 2008 B2
7440310 Bhattacharyya Oct 2008 B2
7456439 Horch Nov 2008 B1
7476939 Okhonin et al. Jan 2009 B2
7488627 Nemati et al. Feb 2009 B1
7491608 Forbes Feb 2009 B2
7518182 Abbott et al. Apr 2009 B2
7525137 Walker et al. Apr 2009 B2
7538000 Dao May 2009 B2
7560336 Abbott Jul 2009 B2
7579240 Forbes Aug 2009 B2
7589995 Tang et al. Sep 2009 B2
7592209 Chang Sep 2009 B2
7615436 Kouznetsov et al. Nov 2009 B2
7619917 Nirschl et al. Nov 2009 B2
7629651 Nakajima Dec 2009 B2
7663188 Chung Feb 2010 B2
7736969 Abbott et al. Jun 2010 B2
7786505 Yang et al. Aug 2010 B1
7816728 Ho et al. Oct 2010 B2
7825455 Lee et al. Nov 2010 B2
7838360 Forbes Nov 2010 B2
7851859 Tak et al. Dec 2010 B2
7883962 Noble Feb 2011 B2
7897440 Horch Mar 2011 B1
7929343 Tang et al. Apr 2011 B2
8018058 Lee Sep 2011 B2
8084316 Huo et al. Dec 2011 B2
8102025 Ozeki et al. Jan 2012 B2
8148780 Tang et al. Apr 2012 B2
8501559 Tang et al. Aug 2013 B2
8501581 Tang et al. Aug 2013 B2
8507966 Tang et al. Aug 2013 B2
8518812 Mariani et al. Aug 2013 B2
8519431 Nemati et al. Aug 2013 B2
8524543 Tang Sep 2013 B2
8558220 Schricker et al. Oct 2013 B2
8598621 Tang Dec 2013 B2
8772848 Zahurak Jul 2014 B2
20010002062 Noble, Jr. et al. May 2001 A1
20010024841 Noble, Jr. et al. Sep 2001 A1
20010026477 Manning Oct 2001 A1
20010048119 Mizuno et al. Dec 2001 A1
20020024152 Momoi et al. Feb 2002 A1
20020028541 Lee et al. Mar 2002 A1
20020070454 Yasukawa Jun 2002 A1
20020079537 Houston Jun 2002 A1
20020081753 Gates et al. Jun 2002 A1
20020094619 Mandelman et al. Jul 2002 A1
20020142562 Chan et al. Oct 2002 A1
20020158254 Hsu et al. Oct 2002 A1
20020163019 Mohsen Nov 2002 A1
20020185684 Campbell et al. Dec 2002 A1
20020190265 Hsu et al. Dec 2002 A1
20020190298 Alsmeier et al. Dec 2002 A1
20030006461 Tezuka et al. Jan 2003 A1
20030102469 Jones Jun 2003 A1
20030164501 Suzuki et al. Sep 2003 A1
20030211705 Tong et al. Nov 2003 A1
20030223292 Nejad et al. Dec 2003 A1
20030235710 Grill et al. Dec 2003 A1
20040007717 Yoo Jan 2004 A1
20040022105 Ohsawa Feb 2004 A1
20040094758 Usuda et al. May 2004 A1
20040097022 Werkhoven May 2004 A1
20040130015 Ogihara et al. Jul 2004 A1
20040159853 Nemati et al. Aug 2004 A1
20040174734 Forbes Sep 2004 A1
20040214379 Lee et al. Oct 2004 A1
20040233761 Schwabe et al. Nov 2004 A1
20040262635 Lee Dec 2004 A1
20040262679 Ohsawa Dec 2004 A1
20050001232 Bhattacharyya Jan 2005 A1
20050037582 Dennard et al. Feb 2005 A1
20050059252 Dokumaci et al. Mar 2005 A1
20050146955 Kajiyama Jul 2005 A1
20050230356 Empedocles et al. Oct 2005 A1
20050282318 Dao Dec 2005 A1
20050282356 Lee Dec 2005 A1
20060034116 Lam et al. Feb 2006 A1
20060071074 Konevecki et al. Apr 2006 A1
20060082004 Parekh et al. Apr 2006 A1
20060099776 Dupont May 2006 A1
20060124974 Cabral et al. Jun 2006 A1
20060125011 Chang Jun 2006 A1
20060197115 Toda Sep 2006 A1
20060220085 Huo et al. Oct 2006 A1
20060227601 Bhattacharyya Oct 2006 A1
20060249770 Huo et al. Nov 2006 A1
20070012945 Sugizaki Jan 2007 A1
20070018166 Atanackovic et al. Jan 2007 A1
20070018223 Abbott Jan 2007 A1
20070023805 Wells et al. Feb 2007 A1
20070029607 Kouznetzov Feb 2007 A1
20070045709 Yang Mar 2007 A1
20070047364 Chuang et al. Mar 2007 A1
20070057328 Taniguchi et al. Mar 2007 A1
20070064342 Nakamura Mar 2007 A1
20070077694 Lee Apr 2007 A1
20070080385 Kim et al. Apr 2007 A1
20070121696 Ishii May 2007 A1
20070127289 Lee Jun 2007 A1
20070215954 Mouli Sep 2007 A1
20070252175 Tang et al. Nov 2007 A1
20070264771 Anathan et al. Nov 2007 A1
20080003774 Baek Jan 2008 A1
20080003778 Eyck Jan 2008 A1
20080124867 Brown May 2008 A1
20080128802 Huo et al. Jun 2008 A1
20080149984 Chang et al. Jun 2008 A1
20080164528 Cohen et al. Jul 2008 A1
20080211023 Shino Sep 2008 A1
20080211061 Atwater, Jr. et al. Sep 2008 A1
20080233694 Li Sep 2008 A1
20080237776 Abbott Oct 2008 A1
20080246023 Zeng et al. Oct 2008 A1
20080299753 Figura et al. Dec 2008 A1
20090003025 Mokhlesi et al. Jan 2009 A1
20090010056 Kuo et al. Jan 2009 A1
20090014813 Chao et al. Jan 2009 A1
20090022003 Song et al. Jan 2009 A1
20090026522 Anathan Jan 2009 A1
20090050948 Ishikawa Feb 2009 A1
20090072341 Liu et al. Mar 2009 A1
20090079030 Cheng et al. Mar 2009 A1
20090108351 Yang et al. Apr 2009 A1
20090129145 Slesazeck May 2009 A1
20090140290 Schulze et al. Jun 2009 A1
20090170261 Lee Jul 2009 A1
20090173984 Wang Jul 2009 A1
20090189228 Zhang et al. Jul 2009 A1
20090200538 Van Sasaki et al. Aug 2009 A1
20090201723 Okhonin et al. Aug 2009 A1
20090207681 Juengling Aug 2009 A1
20090213648 Slesazeck Aug 2009 A1
20090218656 Gonzalez et al. Sep 2009 A1
20090242865 Lung et al. Oct 2009 A1
20090246952 Ishizaka et al. Oct 2009 A1
20090250738 Dyer Oct 2009 A1
20090315084 Cha et al. Dec 2009 A1
20100001271 Mieno Jan 2010 A1
20100006938 Jang Jan 2010 A1
20100008139 Bae Jan 2010 A1
20100044670 Ling Feb 2010 A1
20100061145 Weis Mar 2010 A1
20100197141 Tu et al. Aug 2010 A1
20100200916 Gossner et al. Aug 2010 A1
20100203695 Oh et al. Aug 2010 A1
20100207180 Lee Aug 2010 A1
20100248153 Lee et al. Sep 2010 A1
20100277982 Okhonin Nov 2010 A1
20110006377 Lee et al. Jan 2011 A1
20110024791 Schulze et al. Feb 2011 A1
20110156044 Lee et al. Jun 2011 A1
20110163357 Tan et al. Jul 2011 A1
20110215371 Tang et al. Sep 2011 A1
20110215396 Tang et al. Sep 2011 A1
20110215407 Tang et al. Sep 2011 A1
20110215408 Tang et al. Sep 2011 A1
20110215436 Tang et al. Sep 2011 A1
20110223725 Kang et al. Sep 2011 A1
20110223731 Chung et al. Sep 2011 A1
20120205736 Housley et al. Aug 2012 A1
20120223369 Gupta et al. Sep 2012 A1
20120223380 Lee et al. Sep 2012 A1
20140008721 Filippini et al. Jan 2014 A1
20140106554 Pozzi et al. Apr 2014 A1
Foreign Referenced Citations (36)
Number Date Country
101621036 Jan 2010 CN
201180011630.3 Jul 2014 CN
1918998 May 2008 EP
H02-275663 Nov 1990 JP
H04-064249 Feb 1992 JP
H04-186815 Jul 1992 JP
H04-283914 Oct 1992 JP
06-10446 Apr 1994 JP
H08-088153 Apr 1996 JP
H10-150176 Jun 1998 JP
H11-103035 Apr 1999 JP
2000-150905 May 2000 JP
2003-030980 Jan 2003 JP
2004-03398 Oct 2004 JP
2005-136191 May 2005 JP
2005-327766 Nov 2005 JP
2008-010503 Jan 2006 JP
2007-511895 May 2007 JP
2009-531860 Sep 2009 JP
2011-508979 Mar 2011 JP
10-0663359 Oct 2006 KR
10-0702014 Nov 2006 KR
10-0821456 Apr 2008 KR
2009-0040460 Apr 2009 KR
2009-0054245 May 2009 KR
10-2010-0070835 Jun 2010 KR
200802866 Jan 2008 TW
101104088 Dec 2013 TW
100106777 Feb 2014 TW
WO 2007123609 Nov 2007 WO
WO 2009088889 Jul 2009 WO
PCTUS2011024354 Sep 2012 WO
PCTUS2011024376 Sep 2012 WO
PCTUS2011024387 Sep 2012 WO
PCTUS2012021436 Aug 2013 WO
PCTUS2012025115 Sep 2013 WO
Non-Patent Literature Citations (76)
Entry
WO PCT/US2012/025109 IPRP, Sep. 10, 2013, Micron Technology, Inc.
WO PCT/US2012/025109Search Report, Sep. 20, 2012, Micron Technology, Inc.
WO PCT/US2012/025109WrittenOpinio, Sep. 20, 2012, Micron Technology, Inc.
Burke et al., “Silicon Carbide Thyristors for Power Applications”, pp. 327-335.
Cheong et al., “Investigation of Ultralow Leakage in MOS Capacitors on 4H SiC”, IEEE Transactions on Electron Devices, vol. 51(9), Sep. 2004, pp. 1361-1365.
Dimitraiadis et al., “New a-SiC, Optically Controlled, Thyristor-Like Switch”, Electronics Letters, vol. 28(17), Aug. 13, 1992, pp. 1622-1624.
Jen et al., “Electrical and Luminescent Characteristics of a-SiC:H P-I-N Thin-Film LED's with Graded-Gap Junctions”, IEEE Transactions on Electron Devices, vol. 44(4), Apr. 1997, pp. 565-571.
Powell et al., “SiC Materials—Progress, Status, and Potential Roadblocks”, Proceedings of the IEEE, vol. 90(6), Jun. 2002, pp. 942-955.
Xie et al., “A Veritically Integrated Bipolar Storage Cell in 6H Silicon Carbide for Nonvolatile Memory Applications”, IEEE Electron Device Letters, vol. 15(6), Jun. 1994, pp. 212-214.
WO PCT/US2011/024354, Sep. 29, 2011, Written Opinion.
WO PCT/US2011/024354, Sep. 29, 2011, Search Report.
WO PCT/US2011/024376, Sep. 28, 2011, Written Opinion.
WO PCT/US2011/024376, Sep. 28, 2011, Search Report.
WO PCT/US2011/024387, Sep. 21, 2011, Written Opinion.
WO PCT/US2011/024387, Sep. 21, 2011, Search Report.
WO PCT/US2012/021438, Aug. 28, 2012, Written Opinion.
WO PCT/US2012/021438, Aug. 28, 2012, Search Report.
WO PCT/US2012/025115, Oct. 4, 2012, Written Opinion.
WO PCT/US2012/025115, Oct. 4, 2012, Search Report.
Cho et al., A Novel Capacitor-Less DRAM Cell Using Thin Capacitively-Coupled Thyristor (TCCT), IEEE, 2005, 4 pages.
Nemati et al., A Novel High Density, Low Voltage SRAM Cell with a Vertical NDR Device, IEEE, 1998, 2 pages.
Sasago et al., “Cross-point phase change memory with 4F2 cell size driven by low-contact-resistivity 1 poly-Si diode”, 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 24-25.
Sugizaki et al., “35-nm Gate-Length and Ultra Low-voltage (0.45 V) Operation Bulk Thyristor-SRAMIDRAM (BT-RAM) Cell with Triple Selective Epitaxy Layers (TELs)”, 2008 Symposium on VLSI Technology Digest of Technical Papers.
Suliman et al., Gate-Oxide Grown on the Sidewalls and Base of aU-Shaped Si Trench: Effects of the Oxide and Oxide/Si Interface Condition on the Properties of Vertical MOS Devices, Microelectronic Engineering, vol. 72, pp. 247-252; 2004.
Yang et al., High Performance CMOS Fabricated on Hybrid Substrate with Different Crystal Orientations, IEEE, 2003, 4 pages.
Yu et al., Low-Temperature Titanium-Based Wafer Bonding, Journal of the Electrocheical Society, vol.154, No. 1, 2007, pp. H20-H25.
U.S. Appl. No. 14/265,168, filed Apr. 29, 2014, Righetti et al.
U.S. Appl. No. 14/461,689, filed Aug. 18, 2014, Mariani et al.
U.S. Appl. No. 14/461,730, filed Aug. 18, 2014, Zanderigo et al.
U.S. Appl. No. 14/461,751, filed Aug. 18, 2014, Mariani et al.
TW 100106775 Srch Rpt., Jun. 19, 2014, Micron Technology, Inc.
TW 101107759 Srch Rpt., Jun. 10, 2014, Micron Technology, Inc.
EP 11751053, Jun. 4, 2014, Supp. Search Report.
CN 201180011628.6 Srch Rpt., Jun. 25, 2014, Micron Technology, Inc.
“IBM Builds World's Fastest Communications Microchip”, Reuters U.S. Company News, Feb. 25, 2002, http://activequote300.fidelity.com/rtrnews/—individual—n . . . / . . . , 1 pg.
Bae, G.J. et al. “A Novel SiGe-Inserted SOI Structure for High Performance PDSOI CMOSFET”, IEDM Tech. Digest, 2000, pp. 667-670.
Belford, et al., Performance-Augmented CMOS Using Back-End Uniaxial Strain, DRC Conf. Digest, 2002, pp. 41-42.
Bhattacharyya, A., “The Role of Microelectronics Integration in Environmental Control: A Perspective”, Mat. Res. Soc. Symp. Proc. vol. 344, 1994, pp. 281-293.
Cheng, Z. et al., “SiGe-on-Insulator (SGOI): Substrate Preparation and MOSFET Fabrication for Electron Mobility Evaluation”and conference outline, MIT Microsystems, Tech. Labs, Cambridge, MA 2001 IEEE Internatl. SOI Conf., Oct. 2001, pp. 13-14, 3-pg. outline.
Current, M.I. et al., “Atomic-Layer Cleaving with SixGey Strain Layers for Fabrication of Si and Ge-Rich SOI Device Layers”, 2001 IEEE Internatl. SOI Conf. Oct. 2001, pp. 11-12.
Ernst, T. et al., “Fabrication of a Novel Strained SiGe:C-channel Planar 55 nm nMOSFET for High-Performance CMOS”, 2002 Sympos. on VLSI Tech. Digest of Technical Papers, pp. 92-93.
Feder, B.J., “I.B.M. Finds Way to Speed Up Chips”, The New York Times, Jun. 8, 2001, reprinted from http://www.nytimes.com/2001/06/08.
Garone, P.M. et al., “Mobility Enhancement and Quantum Mechanical Modeling in GexSi1-x Channel MOSFETs from 90 to 300K”, IEDM Tech. Digest, 1991, pp. 29-32.
Gu, J. et al., “High Performance Sub-100 nm Si Thin-Film Transistors by Pattern-Controlled Crystallization of Thin Channel Layer and High Temperature Annealing”, DRC Conf. Digest 2002, pp. 49-50.
Hara, A. et al., “Selective Single-Crystalline-Silicon Growth at the Pre-Defined Active Regions of TFTs on a Glass by a Scanning CW Layer Irradiation”, IEDM Tech. Digest, 2000, pp. 209-212.
Hara, A. et al., “High Performance Poly-Si TFTs on a Glass by a Stable Scanning CW Laser Lateral Crystallization”, IEDM Tech. Digest, 2001, pp. 747-750.
Huang, L.J. et al., “Carrier Mobility Enchancement in Strained Si-on-Insulator Fabricated by Wafer Bonding, ”2001 Sympos. on VLSI Tech. Digest of Technical Papers, pp. 57-58.
Jagar, S. et al., “Single Grain Thin-Film-Transistor (TFT) with SOI CMOS Performance Formed by Metal-Induced-Lateral-Crystallization”, IEDM Tech. Digest, 1999, p. 293-6.
Jeon, J., et al., “A New Poly-Si TFT with Selectively Doped Channel Fabricated by Novel Excimer Laser Annealing”, IEDM Tech. Digest, 2000, pp. 213-216.
Kesan, V. Et al., “High Performance 0.25 μm p-MOSFETs with Silicon—Germanium Channels for 300K and 77K Operation”, IEDM Tech. Digest, 1991, pp. 25-28.
Kim, C.H. et al., “A New High-Performance Poly-Si TFT by Simple Excimer Laser Annealing on Selectively Floating a-Si Layer”, IEDM Tech. Digest, 2001, pp. 751-754.
King, T. et al, “A Low-Temperature (<550° C.) Silicon—Germanium MOS Thin-Film Transistor Technology for Large-Area Electronics”, IEDM Tech. Digest, 1991, pp. 567-570.
Kuriyama, H. et al., “High Mobility Poly-Si TFT by a New Excimer Laser Annealing Method for Large Area Electronics”, IEDM Tech. Digest, 1991, pp. 563-566.
Li, P. et al., “Design of High Speed Si/SiGe Heterojunction Complementary MOSFETs with Reduced Short-Channel Effects”, Natl. Central University, ChungLi, Taiwan, ROC, Aug. 2001, Contract No. NSC 89-2215-E-008-049, Natl. Science Council of Taiwan., pp. 1, 9.
Lu, N.C.C. at al., “A Buried-Trench DRAM Cell Using a Self-Aligned Epitaxy Over Trench Technology”, IEDM Tech. Digest, 1988, pp. 588-591.
Markoff, J., “I.B.M, Circuits are Now Faster and Reduce Use of Power”, The New York Times, Feb. 25, 2002, reprinted Mar. 20, 2002, from http://story.news.yahoo.com/ news?tmpl=story&u=/nyt/20020225/ . . . , 1 pg.
Mizuno, T. et al., “High Performance CMOS Operation of Strained-SOI MOSFETs Using Thin Film SiGe-on-Insulator Substrate”, 2002 Sympos. on VLSI Tech. Digest of Technical Papers, p. 106-107.
Myers, S.M. et at., “Deuterium Interactions in Oxygen-Implanted Copper”, J. Appl. Phys., vol. 65(1),. Jan. 1, 1989, p. 311-321.
Nayfeh, H.M. et al., “Electron Inversion Layer Mobility in Strained-Si n-MOSFET's with High Channel Doping Concentration Achieved by Ion Implantation”, DRC Conf. Digest, 2002, pp. 43-44.
Ono, K. et al., “Analysis of Current-Voltage Characteristics in Polysilicon TFTs for LCDs”, IEDM Tech. Digest, 1988, pp. 256-259.
Park, at al., “Normal Incident SiGe/Si Multiple Quantum Well Infrared Detector”, IEDM Tech. Digest, 1991, pp. 749-752.
Rim, K. et al., “Characteristics and Device Design of Sub-100 nm Strained SiN- and PMOSFETS”2002 Sympos. on VLSI Tech. Digest of Technical Papers, pp. 98-99.
Rim, K. at al., “Strained Si NMOSFET's for High Performance CMOS Technology”, 2001 Sympos. on VLSI Tech. Digest of Technical Papers, p. 59-60.
Saggio, M. et al., “Innovative Localized Lifetime Control in High-Speed IGBT's”, IEEE Elec. Dev. Lett., V. 18, No. 7, Jul. 1997, pp. 333-335.
Shima, M. et al., “<100> Channel Strained-SiGe p-MOSFET with Enhanced Hole Mobility and Lower Parasitic Resistance”, 2002 Sympos. on—VLSI Tech. Digest of Technical Papers, pp. 94-95.
Takagi, Strained-Si- and SiGe-on-Insulator (Strained SOI and SGOI) MOSFETs for High Performance/Low Power CMOS Application, DRC Conf. Digest, 2002, pp. 37-40.
Tezuka, T. et al., “High-Performance Strained Si-on-Insulator MOSFETs by Novel Fabrication Processes Utilizing Ge-Condensation Technique”, 2002 VLSI Tech. Digest of Technical Papers, pp. 96-97.
Tzeng et al., “Dry Etching of Silicon Materials in SF6 Based Plasmas”, J. Electrochem. Soc., 1987 vol. 134, issue 9, pp. 2304-2309.
van Meer, H. et al., “Ultra-Thin Film Fully-Depleted SOI CMOS with Raised G/S/D Device Architecture for sub-100 nm Applications”, 2001 IEEE Internatl. SOI Conf. Oct. 2001, pp. 45-46.
Yamada, T. et al., “Spread Source/Drain (SSD) MOSFET Using Selective Silicon Growth for 64Mbit DRAMs”, IEDM Tech. Digest, 1989, pp. 35-38.
Yamauchi, N. et al., “Drastically Improved Performance in Poly-Si TFTs with Channel Dimensions Comparable to Grain Size”, IEDM Tech. Digest, 1989, pp. 353-356.
CN 201180011589.X Search Rept., Aug. 21, 2014, Micron Technology, Inc.
EP 11751050 Supp. Search Rept., Nov. 14, 2014, Micron Technology, Inc.
TW 100106776 Search Rept., Nov. 25, 2014, Micron Technology, Inc.
CN 201180011628.6 Search Report, Feb. 27, 2015, Micron Technology, Inc.
CN 2011800159.x Search Report, Apr. 10, 2015, Micron Technology, Inc.
Related Publications (1)
Number Date Country
20130314986 A1 Nov 2013 US
Divisions (1)
Number Date Country
Parent 13043295 Mar 2011 US
Child 13957304 US