Claims
- 1. A timing adjusting circuit comprising:
a ferroelectric capacitor for timing adjustment in transmitting a signal.
- 2. The circuit according to claim 1, wherein said ferroelectric capacitor repeats polarization reversal in accordance with a change in the signal.
- 3. The circuit according to claim 2, further comprising an inverter connected in parallel to said ferroelectric capacitor to repeat the polarization reversal in accordance with the change in the signal.
- 4. The circuit according to claim 2, wherein
the circuit further comprises a NAND circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NAND circuit.
- 5. The circuit according to claim 2, wherein
the circuit further comprises a NOR circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NOR circuit.
- 6. The circuit according to claim 1, wherein said ferroelectric capacitor repeats movement only in a linear region on a hysteresis curve in accordance with the change in the signal.
- 7. The circuit according to claim 1, wherein
the circuit further comprises an inverter having an output terminal connected to one terminal of said ferroelectric capacitor and an input terminal connected to a signal line that transmits the signal, and the other terminal of said ferroelectric capacitor is connected to ground.
- 8. The circuit according to claim 1, wherein
the circuit further comprises an inverter having an output terminal connected to one terminal of said ferroelectric capacitor and an input terminal connected to a signal line that transmits the signal, and the other terminal of said ferroelectric capacitor is connected to a power supply line.
- 9. The circuit according to claim 1, wherein
the circuit further comprises an inverter having an output terminal connected to one terminal of said ferroelectric capacitor and an input terminal connected to a signal line that transmits the signal, and the other terminal of said ferroelectric capacitor is set in a floating state.
- 10. A semiconductor memory device comprising:
a plurality of memory cells having ferroelectric capacitors; a plurality of sense amplifier circuit which amplify a potential of bit lines of said memory cells; and a timing adjusting circuit which uses a ferroelectric capacitor for timing adjustment in transmitting an activation signal to activate said sense amplifier circuits.
- 11. The device according to claim 10, wherein
said plurality of memory cells have a plurality of bit lines, said sense amplifier circuits are arranged for each bit line pair, and said timing adjusting circuit is arranged for each said sense amplifier circuits.
- 12. The device according to claim 10, wherein said ferroelectric capacitor of said timing adjusting circuit repeats polarization reversal in accordance with a change in the activation signal.
- 13. The device according to claim 11, wherein said ferroelectric capacitor of said timing adjusting circuit repeats polarization reversal in accordance with a change in the activation signal.
- 14. The device according to claim 10, wherein said timing adjusting circuit further comprises an inverter connected in parallel to said ferroelectric capacitor.
- 15. The device according to claim 11, wherein said timing adjusting circuit further comprises an inverter connected in parallel to said ferroelectric capacitor.
- 16. The device according to claim 12, wherein said timing adjusting circuit further comprises an inverter connected in parallel to said ferroelectric capacitor.
- 17. The device according to claim 10, wherein
said timing adjusting circuit further comprises a NAND circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NAND circuit.
- 18. The device according to claim 11, wherein
said timing adjusting circuit further comprises a NAND circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NAND circuit.
- 19. The device according to claim 10, wherein
said timing adjusting circuit further comprises a NOR circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NOR circuit.
- 20. The device according to claim 11, wherein
said timing adjusting circuit further comprises a NOR circuit having one input terminal and an output terminal connected in parallel to said ferroelectric capacitor, and a signal line that transmits a control signal to control the polarization reversal of said ferroelectric capacitor is connected to the other input terminal of said NOR circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-249240 |
Aug 2002 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2002-249240, filed on Aug. 28, 2002, the entire contents of which are incorporated herein by reference.