Branson, et al., "Integrated PIN Electronics for a VLSI Test System," IEEE International Test Conference, Paper 2.2, pp. 23-27, 1988. |
Chapman, et al., "High Performance Sub-Half Micron CMOS Using Rapid Thermal Processing," International Electronic Devices Meeting of the IEEE, Technical Digest, Washington, D.C. Dec. 8-11, 1991. |
Shahidi, et al., "A High Performance BICMOS Technology Using 0.25 .mu.m CMOS and Double Poly 47 GHz Bipolar," Symposium on VLSI Technology, Jun. 2-4, 1992, Seattle, WA of the IEEE Electron Devices Society (IEEE Cat. No. 92CH3172-4). |
Woerlee, et al., "A Low Power 0.25 .mu.m CMOS Technology," International Electronic Devices Meeting of the IEEE, Technical Digest, San Francisco, CA, Dec. 13-16, 1992. |