Claims
- 1. An integrated circuit chip including a microprocessor having a surface, said microprocessor comprising in combination:
- (a) data bus means on said surface for transferring digital data;
- (b) address bus means on said surface for transferring digital address information;
- (c) register circuit means on said surface coupled to said data bus means and said address bus means for storing digital information received from said data bus means and said address bus means and transferring digital information to and from said data bus means and said address bus means in accordance with execution of program instructions by said microprocessor;
- (d) address output buffer circuit means on said surface coupled to said address bus means for temporarily storing digital address information from said microprocessor;
- (e) instruction decoding circuit means located above said register circuit means for decoding instructions to be executed by said microprocessor, said instruction decoding circuit means including
- i. first read-only memory circuit means including a plurality of FETs arranged in an array for producing a plurality of minterm signals in response to instruction information in an instruction register on said surface,
- ii. second read-only memory circuit means including a plurality of FETs arranged in an array for producing a plurality of sum-of-minterm signals in response to said minterm signals, and
- iii. register transfer circuit means responsive to said sum-of-minterm signals for effectuating electrical coupling between registers in said register circuit means, said data bus means and said address bus means in accordance with the instruction being executed, in order to effect predetermined data transfers therebetween, said register transfer circuit means being disposed above said register circuit means, and second read-only memory circuit means being disposed above said register transfer circuit means, and said first read-only memory circuit means being disposed and above said second read-only memory circuit means, said data bus means and said address bus means extending horizontally through said register circuit means;
- said FETs in said first read-only memory circuit means being arranged as vertical groups of series-coupled FETs, said minterm signals being coupled at the bottom of said first read-only memory circuit means to a plurality of conductors, respectively, which are connected to gate electrodes of various ones of said FETs in said second read-only memory circuit means, said FETs in said second read-only memory circuit means being arranged as horizontal groups of parallel-coupled FETs on the drain electrodes of which said sum-of-minterm signals are produced;
- (f) a first group of horizontal conductors connected, respectively, to various drains of said FETs of said second read-only memory circuit means, for each conducting a respective one of said sum-of-minterm signals; and
- (g) a second group of horizontal conductors conducting said instruction information from said instruction register to various ones of said FETs of said first read-only memory circuit means.
- 2. The integrated circuit chip of claim 1 wherein said vertical group of FETs and said horizontal groups of FETs are positioned to allow each of a substantial majority of said minterm conducting conductors to terminate, without extending lower into said second read-only memory circuit means, on a gate electrode of one of said FETs of said second read-only memory circuit means, a drain electrode of which is connected to a one of said horizontal conductors of said first group that is located above a lower one of said horizontal conductors of said first group conducting one of said sum-of-minterm signals, a plurality of conductors, on a layer insulated from the layer of said first group of horizontal conductors, each of the plurality of conductors being connected, respectively, to one of said lower horizontal conductors and conducting one of said sum-of-minterm signals to a respective portion of said data transfer circuit means located substantially directly beneath that minterm conducting conductor.
Parent Case Info
This is a continuation of application Ser. No. 534,181, filed Sept. 20, 1983, now U.S. Pat. No. 4,652,992.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
Cook et al., "1 .mu.m MOSFET VLSI Technology-Part III-Logic Circuit Design Methodology and Applications", IEEE Transactions on ELECTRON Devices, Apr. 1979, vol. ed.-26, pp. 336-339. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
534181 |
Sep 1983 |
|