S. Malik et al., Logic Verification Using Binary Decision Diagrams in a Logic Synthesis Environment, Int'l Conf. on Computer-Aided Design, pp. 6-9 (1988). |
M. Fujita et al., Evaluation and Improvements of Boolean Comparison Methods Based on Binary Decision Diagrams, Int'l Conf. on Computer-Aided Design, pp. 2-5 (1988). |
C.L. Berman & L.H. Trevyllian, Functional Comparison of Logic Designs for VLSI Circuits, Int.'Conf. on Computer-Aided Design, pp. 456-459 (1989). |
D. Brand, Verification of Large Synthesized Designs, Int'l Conf. on Computer-Aided Design, pp. 534-537 (1993). |
E. Cerny & C. Mauras, Tautology Checking Using Cross-Controllability and Cross-Observability Relations, Int'l Conf. on Computer-Aided Design, pp. 34-37 (1990). |
W. Kunz, HANNIBAL: An Efficient Tool for Logic Verification Based on Recursive Learning, Int'l Conf. on Computer-Aided Design, pp. 538-543 (1993). |
Schulz et al., SOCRATES: A Highly Efficient Automatic Test Pattern Generation System, Int'l Test Conf., pp. 1016-1026 (1987). |
K. Karplus, Using If-Then Else DAGs For Multi-Level Minimization, Decennial Caltech Conference on VLSi (May 1989). |
M. Abramovici et al., Digital Systems Testing and Testable Design, Computer Science Press pp. 101-117 (1990). |
R.E. Bryant, Graph-Based Algorithms for Boolean Function Manipulation, IEEE Transactions on Computers, vol. C-35, No. 8, pp. 677-691 (Aug. 1986). |
Schulz et al., Advanced Automatic Test Pattern Generation and Redundancy Identification Techniques, Fault Tolerant Computing Symposium-18, pp. 30-35 (1988). |
R. Rudell, Dynamic Variable Ordering for Ordered Binary Decision Diagrams, Int'l Conf. on Computer-Aided Design, pp. 42-47, (1993). |
R. Drechsler et al., Efficient Representation and Manipulation of Switching Functions Based on Ordered Kronecker Functional Decision Diagrams, 31st ACM/IEEE Design Automation Conference, pp. 415-419, (1994). |
S.T. Chakradhar et al., A Transitive Closure Algorithm for Test Generation, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 7, pp. 1015-1027, (Jul. 1993). |
R.E. Bryant, Symbolic Boolean Manipulation with Ordered Binary-Decision Diagrams, ACM Computing Surveys, vol. 24, No. 3, pp. 293-318, (Sep. 1992). |
O. Coudert et al., A Unified Framework for the Formal Verification of Sequential Circuits, Int'l Conf. on Computer-Aided Design, pp. 126-129 (1990). |
W. Kunz et al., Recursive Learning: An Attractive Alternative to the Decision Tree for Test Generation in Digital Circuits, Int'l Test Conf., pp. 816-825, (1992). |
R. Mukherjee et al., Functional Learning: A New Approach to Learning in Digital Circuits, Technical Report 94-020, Dept. of Computer Science, Texas A&M University, pp. 1-15, (1994). |