Claims
- 1. An integrated circuit comprising a transistor, the transistor comprising:a gate structure in a fixed relationship to a semiconductor active area and comprising a first sidewall and a second sidewall and thereby defining a first source/drain region adjacent the first sidewall and a second source/drain region adjacent the second sidewall; a lightly doped diffused region formed in a first portion of the first source/drain region and extending in a first region under a first portion of the gate structure; and a second portion of the gate structure adjacent said first portion of the gate structure under which there is a second region comprising no lightly doped diffusion region, wherein said first and second regions comprises a varying resistance in a direction parallel to the gate structure.
- 2. The integrated circuit of claim 1:wherein the integrated circuit further comprises input/output circuitry and core circuitry; and wherein the transistor is formed as part of the input/output circuitry.
- 3. The integrated circuit of claim 1:wherein the integrated circuit further comprises a first plurality of transistors; wherein the transistor comprises a first transistor in the first plurality of transistors; wherein each transistor of the plurality of transistors comprises: a gate structure in a fixed relationship to a semiconductor active area and comprising a first sidewall and a second sidewall and thereby defining a first source/drain region adjacent the first sidewall and a second source/drain region adjacent the second sidewall; and a lightly doped diffused region formed in the first source/drain region and extending under the gate structure, wherein the lightly doped diffused region comprises a portion of a varying resistance in a direction parallel to the gate structure.
- 4. The integrated circuit of claim 3:wherein the integrated circuit further comprises input/output circuitry and core circuitry; and wherein the plurality of transistors are formed as part of the input/output circuitry.
- 5. The integrated circuit of claim 3 wherein each transistor of the plurality of transistors further comprises a lightly doped diffused region formed in the second source/drain region and extending under the gate structure, wherein the lightly doped diffused region formed in the second source/drain region comprises a portion of a varying resistance in a direction parallel to the gate structure.
- 6. The integrated circuit of claim 3:wherein the integrated circuit further comprises input/output circuitry and core circuitry; and wherein the plurality of transistors are formed as part of the input/output circuitry.
CROSS-REFERENCES TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 10/020,687, filed Dec. 14, 2001 now U.S. Pat. No. 6,730,582.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
8-172135 |
Jul 1996 |
JP |
Non-Patent Literature Citations (1)
Entry |
JP 8-172135 English Language Abstract (Miyagi) Jul. 2, 1996, [online ], [retrieved on Nov. 13, 2002] Retrieved from the Industrial Property Digital Library of the Japanese Patent Office using Internet <URL: http://www.ipdl.jpo.go.jp/homepg_e.ipdl>. |