David A. Patterson, John L. Hennessy, Computer Architecture A Quantitative Approach, Morgan Kauffman Publishers, Inc., San Mateo, California, 1990, pp. 466-474. |
Series 10000 Technical Reference Library Vol. 6--Core System Buses and Controllers, Order No. 011725-A00, Apollo Computer, Inc. Chelmsford, MA, 2-1 through 2-16, 3-22 through 3-28. |
Patent Abstracts of Japan, vol. 10, No. 298 (P-505), Oct. 9, 1986 and JP-A-61 114352 (Fujitsu Ltd.), Jun. 2, 1986. |
IBM Technical Disclosure Bulletin, vol. 19 No. 1, Jun. 1976, New York, U.S., pp. 83-84, XP002001783; Anonymous: "Minimizing Input/Output Page Pinning In A Virtual Storage Data Processor. Jun. 1976". |
EP-A- 0 508 577 (IBM), Oct. 14, 1992; Abstract, Col. 4, line 54-Col. 5, line 51; figure 3. |